5秒后页面跳转
NLU3G16DMUTCG PDF预览

NLU3G16DMUTCG

更新时间: 2024-09-14 01:08:59
品牌 Logo 应用领域
安森美 - ONSEMI 光电二极管逻辑集成电路触发器
页数 文件大小 规格书
9页 83K
描述
Triple Non-Inverting Buffer

NLU3G16DMUTCG 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:DFN
包装说明:1.95 X 1 MM, 0.50 MM PITCH, LEAD FREE, UDFN-8针数:8
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.73系列:3G
JESD-30 代码:R-PDSO-N8JESD-609代码:e4
长度:1.95 mm负载电容(CL):50 pF
逻辑集成电路类型:BUFFER最大I(ol):0.004 A
湿度敏感等级:1功能数量:3
输入次数:1端子数量:8
最高工作温度:125 °C最低工作温度:-55 °C
封装主体材料:PLASTIC/EPOXY封装代码:VSON
封装等效代码:SOLCC8,.04,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, VERY THIN PROFILE包装方法:TAPE AND REEL
电源:3.3 VProp。Delay @ Nom-Sup:14.5 ns
传播延迟(tpd):14.5 ns认证状态:Not Qualified
施密特触发器:NO座面最大高度:0.55 mm
子类别:Gates最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):2 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:DUAL宽度:1 mm
Base Number Matches:1

NLU3G16DMUTCG 数据手册

 浏览型号NLU3G16DMUTCG的Datasheet PDF文件第2页浏览型号NLU3G16DMUTCG的Datasheet PDF文件第3页浏览型号NLU3G16DMUTCG的Datasheet PDF文件第4页浏览型号NLU3G16DMUTCG的Datasheet PDF文件第5页浏览型号NLU3G16DMUTCG的Datasheet PDF文件第6页浏览型号NLU3G16DMUTCG的Datasheet PDF文件第7页 
NLU3G16  
Triple Non-Inverting Buffer  
The NLU3G16 MiniGatet is an advanced high−speed CMOS  
triple non−inverting buffer in ultra−small footprint.  
The NLU3G16 input and output structures provide protection when  
voltages up to 7.0 V are applied, regardless of the supply voltage.  
www.onsemi.com  
MARKING  
Features  
High Speed: t = 3.5 ns (Typ) @ V = 5.0 V  
PD  
CC  
Low Power Dissipation: I = 1 mA (Max) at T = 25°C  
CC  
A
DIAGRAMS  
Power Down Protection Provided on inputs  
UDFN8  
1.8 x 1.2  
CASE 517AJ  
8
Balanced Propagation Delays  
UYM  
G
Overvoltage Tolerant (OVT) Input and Output Pins  
Ultra−Small Packages  
1
ULLGA8  
1.95 x 1.0  
CASE 613AC  
LRM  
G
These are Pb−Free Devices  
1
1
2
3
4
8
7
6
5
UDFN8  
1.45x1, 0.35P  
CASE 517BZ  
IN A1  
V
CC  
D M  
1
1
OUT Y1  
IN A3  
OUT Y3  
UDFN8  
1.6x1, 0.4P  
CASE 517BY  
AD M  
IN A2  
GND  
1
1
1
OUT Y2  
UDFN8  
1.95x1, 0.5P  
CASE 517CA  
AA M  
Figure 1. Pinout (Top View)  
1
UY, R or LR = Specific Device Code  
1
IN A1  
IN A2  
IN A3  
OUT Y2  
OUT Y2  
OUT Y3  
M
= Date Code  
G
= Pb−Free Package  
1
1
FUNCTION TABLE  
A
Y
Figure 2. Logic Symbol  
L
L
H
H
PIN ASSIGNMENT  
1
2
3
4
5
6
7
8
IN A1  
OUT Y3  
IN A2  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 4 of this data sheet.  
GND  
OUT Y2  
IN A3  
OUT Y1  
V
CC  
© Semiconductor Components Industries, LLC, 2016  
1
Publication Order Number:  
July, 2016 − Rev. 5  
NLU3G16/D  

与NLU3G16DMUTCG相关器件

型号 品牌 获取价格 描述 数据表
NLU3G16EMUTCG ONSEMI

获取价格

Triple Non-Inverting Buffer
NLU3G16FMUTCG ONSEMI

获取价格

Triple Non-Inverting Buffer
NLU3G16MUTAG ONSEMI

获取价格

Triple Non-Inverting Buffer
NLU3G16MUTCG ONSEMI

获取价格

3G SERIES, TRIPLE 1-INPUT NON-INVERT GATE, DSO8, 1.80 X 1.20 MM, 0.40 MM PITCH, LEAD FREE,
NLU3G17 ONSEMI

获取价格

Triple Non-Inverting Schmitt-Trigger Buffer
NLU3G17AMX1TCG ONSEMI

获取价格

Triple Non-Inverting Schmitt-Trigger Buffer
NLU3G17BMX1TCG ONSEMI

获取价格

Triple Non-Inverting Schmitt-Trigger Buffer
NLU3G17CMX1TCG ONSEMI

获取价格

Triple Non-Inverting Schmitt-Trigger Buffer
NLU3G17DMUTCG ONSEMI

获取价格

3G SERIES, TRIPLE 1-INPUT NON-INVERT GATE, PDSO8, 1.95 X 1 MM, 0.50 MM PITCH, LEAD FREE, U
NLU3G17EMUTCG ONSEMI

获取价格

3G SERIES, TRIPLE 1-INPUT NON-INVERT GATE, PDSO8, 1.60 X 1 MM, 0.40 MM PITCH, LEAD FREE, U