5秒后页面跳转
MU9C3640L-90TZC PDF预览

MU9C3640L-90TZC

更新时间: 2024-02-23 21:57:22
品牌 Logo 应用领域
MUSIC /
页数 文件大小 规格书
22页 185K
描述
LIST-XL Family

MU9C3640L-90TZC 数据手册

 浏览型号MU9C3640L-90TZC的Datasheet PDF文件第2页浏览型号MU9C3640L-90TZC的Datasheet PDF文件第3页浏览型号MU9C3640L-90TZC的Datasheet PDF文件第4页浏览型号MU9C3640L-90TZC的Datasheet PDF文件第6页浏览型号MU9C3640L-90TZC的Datasheet PDF文件第7页浏览型号MU9C3640L-90TZC的Datasheet PDF文件第8页 
Operational Characteristics  
LIST-XL Family  
Mask Registers  
Input Control Signals and Commands  
There are two active mask registers at any one time, which  
can be selected to mask comparisons or data writes. Mask  
Register 1 has both a foreground and background mode to  
support rapid context switching. Mask Register 2 does not  
havethismode,butcanbeshiftedleftorrightonebitatatime.  
For masking comparisons, data stored in the active selected  
mask register determines which bits of the comparand are  
compared against the valid contents of the memory. If a bit  
is set HIGH in the mask register, the same bit position in the  
Comparand register becomes a "don't care" for the purpose  
of the comparison with all the memory locations. During a  
Data Write cycle or a MOV instruction, data in the specified  
active mask register can also determine which bits in the  
destination will be updated. If a bit is HIGH in the mask  
register,thecorrespondingbitofthedestinationisunchanged.  
Three input control signals and commands loaded into an  
instruction decoder control the LIST-XL. Two of the three  
input control signals determine the cycle type. The control  
signals tell the device whether the data on the I/O bus  
represents data or a command, and is input or output.  
Commands are decoded by instruction logic and control  
moves, forced compares, validity bit manipulations, and the  
data path within the device. Registers (Control, Segment  
Control,Address,NextFreeAddress,etc.)areaccessedusing  
Temporary Command Override instructions. The data path  
from the DQ bus to/from data resources (comparand, masks,  
andmemory)withinthedevicearesetuntilchangedbySelect  
Persistent Source and Destination instructions.  
After a Compare cycle (caused by either a data write to the  
Comparand or mask registers, a write to the Control register,  
or a forced compare), the Status register contains the address  
of the Highest-Priority Matching location, along with flags  
indicating match, multiple match, and full. The /MF, /MM,  
and /FF flags also are available directly on output pins.  
Highest Priority/Multiple Match  
The match line associated with each memory address is fed  
intoapriorityencoderwheremultipleresponsesareresolved,  
and the address of the highest-priority responder (the lowest  
numericalmatchaddress)isgenerated.InLANapplications,  
a multiple response might indicate an error. In other  
applications the existence of multiple responders may be  
valid.  
OPERATIONAL CHARACTERISTICS  
Note: Throughout the following, “aaaH” represents a three-digit hexadecimal number “aaa,” while “bbB” represents a two-digit  
binary number “bb.” All memory locations are written to or read from in 16-bit segments. Segment 0 corresponds to the lowest order  
bits (bits 15–0) and Segment 3 corresponds to the highest order bits (bits 63–48).  
Control Bus  
resources on the 64-bit bus: Comparand register, Mask  
Register 1, Mask Register 2, and the Memory array.  
Refer to the Block Diagram on page 1 for the following  
discussion. The inputs Chip Enable (/E), Write Enable (/W),  
and Command Enable (/CM) are the primary control  
mechanism for the LIST-XL. Instructions are the secondary  
controlmechanism.LogicalcombinationsoftheControlBus  
inputs,coupledwiththeexecutionofSelectPersistentSource  
(SPS), Select Persistent Destination (SPD), and Temporary  
Command Override (TCO) instructions allow the I/O  
operations to and from the DQ15-0 lines to the internal  
resources, as shown in Table 3 on page 7.  
The default destination for Command Write cycles is the  
Instruction decoder, while the default source for Command  
Read cycles is the Status register.  
Temporary Command Override (TCO) instructions provide  
access to the Control register, the Segment Control register,  
theAddressregister,andtheNextFreeAddressregister.TCO  
instructions are active only for one Command Read or Write  
cycle after being loaded into the Instruction decoder.  
TheComparandregisteristhedefaultsourceanddestination  
for Data Read and Write cycles. This default state can be  
overridden independently by executing a Select Persistent  
SourceorSelectPersistentDestinationinstruction,selecting  
a different source or destination for data. Subsequent Data  
Read or Data Write cycles will access that source or  
destinationuntilanotherSPSorSPDinstructionisexecuted.  
Thecurrentlyselectedpersistentsourceordestinationcanbe  
read back through a TCO PS or PD instruction. The sources  
and destinations available for persistent access are those  
The data and control interfaces to the LIST-XL are  
synchronous. During a Write cycle, the Control and Data  
inputs are registered by the falling edge of /E. When writing  
to the persistently selected data destination, the Destination  
Segment counter is clocked by the rising edge of /E. During  
a Read cycle, the Control inputs are registered by the falling  
edgeof/E,andtheDataoutputsareenabledwhile/EisLOW.  
When reading from the persistently selected data source, the  
Source Segment counter is clocked by the rising edge of /E.  
Rev. 3.1  
5

与MU9C3640L-90TZC相关器件

型号 品牌 获取价格 描述 数据表
MU9C3640L-90TZI MUSIC

获取价格

LIST-XL Family
MU9C3640LF-70TZC MUSIC

获取价格

Content Addressable SRAM, 256X64, 70ns, CMOS, PQFP32
MU9C3640LF-90TZC MUSIC

获取价格

Content Addressable SRAM, 256X64, 90ns, CMOS, PQFP32
MU9C4160-11DC MUSIC

获取价格

Palette DAC, 1280 X 1024 Pixels, CMOS, PQCC44
MU9C4160-11QAC MUSIC

获取价格

Palette DAC, 1280 X 1024 Pixels, CMOS, PQFP44
MU9C4160-12DC MUSIC

获取价格

Palette DAC, 1280 X 1024 Pixels, CMOS, PQCC44
MU9C4160-12QAC MUSIC

获取价格

Palette DAC, 1280 X 1024 Pixels, CMOS, PQFP44
MU9C4160-14DC MUSIC

获取价格

Palette DAC, 1280 X 1024 Pixels, CMOS, PQCC44
MU9C4160-14QAC MUSIC

获取价格

Palette DAC, 1280 X 1024 Pixels, CMOS, PQFP44
MU9C4160-90DC MUSIC

获取价格

Palette DAC, 1280 X 1024 Pixels, CMOS, PQCC44