5秒后页面跳转
MT89L86 PDF预览

MT89L86

更新时间: 2024-01-03 05:51:31
品牌 Logo 应用领域
MITEL 开关
页数 文件大小 规格书
40页 175K
描述
CMOS ST-BUS⑩ FAMILY Multiple Rate Digital Switch

MT89L86 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:QCCJ,Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.27
JESD-30 代码:S-PQCC-J44JESD-609代码:e0
长度:16.585 mm湿度敏感等级:1
功能数量:1端子数量:44
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装形状:SQUARE封装形式:CHIP CARRIER
峰值回流温度(摄氏度):225认证状态:Not Qualified
座面最大高度:4.57 mm标称供电电压:3.3 V
表面贴装:YES技术:CMOS
电信集成电路类型:DIGITAL TIME SWITCH温度等级:INDUSTRIAL
端子面层:TIN LEAD端子形式:J BEND
端子节距:1.27 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:16.585 mm
Base Number Matches:1

MT89L86 数据手册

 浏览型号MT89L86的Datasheet PDF文件第3页浏览型号MT89L86的Datasheet PDF文件第4页浏览型号MT89L86的Datasheet PDF文件第5页浏览型号MT89L86的Datasheet PDF文件第7页浏览型号MT89L86的Datasheet PDF文件第8页浏览型号MT89L86的Datasheet PDF文件第9页 
MT89L86  
Advance Information  
be output. The Connect Memory Low data is  
transmitted on to the output every frame until it is  
changed by the CPU with a new data.  
the IMS register. When Identical I/O data rates are  
selected by the DMO bit, the switching configuration  
and the number of the device's input and output  
streams can be selected through the SCB bits  
(Switching Configuration Bits) in the IMS register.  
See Switching Configurations section for details.  
The features of each output channel in the 3.3V  
MT89L86 are controlled by the Connect Memory  
High bits. These bits determine individual output  
channels to be in message or connection mode,  
select throughput delay types and enable/disable  
output drivers. The Connect Memory High also  
provides additional stream and channel address bits  
for some configurations. In addition, the Connect  
Memory High provides one bit to allow the user to  
control the CST output in 2.048 Mb/s applications.  
Depending on the application, the interface clock can  
be selected to be twice the data rate or equal to the  
data rate. This selection is performed through bit  
CLKM in the IMS register. For applications where  
both serial inputs and outputs are at 2.048 Mb/s (ST-  
BUS or GCI format), the CLKM bit should be set  
LOW enabling the interface clock to be twice the bit  
rate. In applications where both inputs and outputs  
are at 4.096 or 8.192 Mb/s, CLKM should be set  
HIGH enabling the interface clock to be equal to the  
bit rate. In applications where inputs and outputs are  
at different rates, the CLKM bit has no effect.  
If an output channel is set to high-impedance, the  
TDM serial stream output will be placed in high  
impedance during that channel time. In addition to  
the per-channel control, all channels on the TDM  
outputs can be placed in high impedance by pulling  
the ODE input pin LOW. This overrides the individual  
per-channel programming by the Connect Memory  
High bits.  
In applications with serial links at 2.048 Mb/s (see  
Figures 15 to 18), the input 8 kHz frame pulse can be  
in either ST-BUS or GCI format. This MT89L86  
automatically detects the presence of an input frame  
pulse and identifies what type of backbone is present  
on the serial interface. Upon determining the  
interface connected to the serial port, the internal  
timing unit establishes the appropriate transmit and  
sampling edges. In ST-BUS format, every second  
falling edge of the 4.096 MHz clock marks a bit  
boundary and the input data is clocked in by the  
rising edge, three quarters of the way into the bit cell.  
In GCI format, every second rising edge of the 4.096  
MHz clock marks the bit boundary while data  
sampling is performed during the falling edge, at  
three quarters of the bit boundaries.  
The Connect Memory data is received via the  
Microprocessor Interface through the data I/O lines.  
The addressing of the MT89L86 internal registers,  
Data and Connect memories is performed through  
address input pins and some bits of the device's  
Control register. The higher order address bits come  
from the Control register, which may be written or  
read through the microprocessor interface. The lower  
order address bits come directly from address input  
pins. For details on the device addressing, see  
Software Control and Control register bits  
description (Figure 3 & Tables 5, 6 and 7).  
For identical I/O rates at 4.096 and 8.192 Mb/s (see  
Figure 19), the clock and interface data rates are  
equal. The bit transmit and sampling edges vary  
according to the applied frame pulse polarity. For  
example, if the FR pulse polarity is positive, the bit  
transmit operation is done on every rising edge of  
CLK and the bit sampling on every falling edge. If  
the FR pulse polarity is negative, these edges are  
inverted. For different I/O rates, the MT89L86 side  
operating at 2.048 Mb/s data rate will comply with  
ST-BUS or GCI interfaces for transmit and sampling  
procedures. The MT89L86 side operating at 4.096 or  
8.192 Mb/s behaves according to the frame pulse  
polarity applied. See Figures 21 to 24.  
Serial Data Interface  
The master clock (CLK) can be either at 4.096 or  
8.192 MHz allowing serial data link operations at  
2.048, 4.096 and 8.192 Mb/s. These data rates can  
be independently selected on input and output  
streams allowing this MT89L86 device to be used in  
various speed backbones and in rate conversion  
applications. The selected data rates apply to the  
inputs or the output streams. Different bit rates  
among input streams or among output streams are  
not allowed. Due to the I/O data rate selection  
flexibility, two major operations can be selected:  
Identical or Different I/O data rates.  
Switching Configurations  
The DMO bit (Device Main Operation) in the IMS  
register is used for selecting between Identical I/O  
rates or Different I/O rates. On system power-up, the  
CPU should set up the DMO, the IDR (Input Data  
Rate) and ODR (Output Data Rate) bits located in  
Switching configurations are determined basically by  
the interface rates selected at the serial inputs and  
outputs. To specify the switching configuration  
6

与MT89L86相关器件

型号 品牌 获取价格 描述 数据表
MT89L86AN MITEL

获取价格

CMOS ST-BUS⑩ FAMILY Multiple Rate Digital Swi
MT89L86AN MICROSEMI

获取价格

Digital Time Switch, CMOS, PDSO48, SSOP-48
MT89L86AN1 MICROSEMI

获取价格

Digital Time Switch, CMOS, PDSO48, 0.300 INCH, LEAD FREE, MO-118AA, SSOP-48
MT89L86AN1 ZARLINK

获取价格

Digital Time Switch, CMOS, PDSO48, 0.300 INCH, LEAD FREE, MO-118AA, SSOP-48
MT89L86ANR MICROSEMI

获取价格

Telecom IC
MT89L86ANR1 ZARLINK

获取价格

Digital Time Switch, CMOS, PDSO48, 0.300 INCH, LEAD FREE, MO-118AA, SSOP-48
MT89L86AP MITEL

获取价格

CMOS ST-BUS⑩ FAMILY Multiple Rate Digital Swi
MT89L86AP MICROSEMI

获取价格

Digital Time Switch, CMOS, PQCC44, PLASTIC, LCC-44
MT89L86APR ZARLINK

获取价格

Digital Time Switch, CMOS, PQCC44, PLASTIC, MS-018AC, LCC-44
MT89L86APR1 MICROSEMI

获取价格

Digital Time Switch, CMOS, PQCC44, LEAD FREE, PLASTIC, MS-018AC, LCC-44