5秒后页面跳转
MC10EP131FAR2G PDF预览

MC10EP131FAR2G

更新时间: 2024-11-27 15:45:59
品牌 Logo 应用领域
安森美 - ONSEMI 逻辑集成电路触发器
页数 文件大小 规格书
11页 168K
描述
3.3 V / 5.0 V ECL Quad D Flip-Flop with Set, Reset, and Differential Clock, 32 LEAD LQFP 7x7, 0.8P, 2000-REEL

MC10EP131FAR2G 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:QFP
包装说明:LEAD FREE, LQFP-32针数:32
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.64其他特性:NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V
系列:10EJESD-30 代码:S-PQFP-G32
JESD-609代码:e3长度:7 mm
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:3000000000 Hz
湿度敏感等级:2位数:4
功能数量:1端子数量:32
最高工作温度:85 °C最低工作温度:-40 °C
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP32,.35SQ,32
封装形状:SQUARE封装形式:FLATPACK, LOW PROFILE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:-5.2 V最大电源电流(ICC):120 mA
传播延迟(tpd):0.6 ns认证状态:Not Qualified
座面最大高度:1.6 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:ECL温度等级:INDUSTRIAL
端子面层:Tin (Sn)端子形式:GULL WING
端子节距:0.8 mm端子位置:QUAD
处于峰值回流温度下的最长时间:40触发器类型:POSITIVE EDGE
宽度:7 mmBase Number Matches:1

MC10EP131FAR2G 数据手册

 浏览型号MC10EP131FAR2G的Datasheet PDF文件第2页浏览型号MC10EP131FAR2G的Datasheet PDF文件第3页浏览型号MC10EP131FAR2G的Datasheet PDF文件第4页浏览型号MC10EP131FAR2G的Datasheet PDF文件第5页浏览型号MC10EP131FAR2G的Datasheet PDF文件第6页浏览型号MC10EP131FAR2G的Datasheet PDF文件第7页 
MC10EP131, MC100EP131  
3.3V / 5VꢀECL Quad D  
Flip−Flop with Set, Reset,  
and Differential Clock  
Description  
http://onsemi.com  
MARKING  
The MC10/100EP131 is a Quad Masterslaved D flipflop with  
common set and separate resets. The device is an expansion of the  
E131 with differential common clock and individual clock enables.  
With AC performance faster than the E131 device, the EP131 is ideal  
for applications requiring the fastest AC performance available.  
Each flipflop may be clocked separately by holding Common  
DIAGRAM*  
MCxxx  
EP131  
AWLYYWWG  
Clock (C ) LOW and C HIGH, then using the differential Clock  
C
C
Enable inputs for clocking (C , C ).  
03 03  
Common clocking is achieved by holding the differential inputs  
LQFP32  
FA SUFFIX  
CASE 873A  
C
LOW and C  
HIGH while using the differential Common  
03  
03  
Clock (C ) to clock all four flipflops. When left floating open, any  
C
differential input will disable operation due to input pulldown resistors  
forcing an output default state.  
1
Individual asynchronous resets (R ) and an asynchronous set  
03  
MCxxx  
EP131  
(SET) are provided.  
Data enters the master when both C and C  
transfers to the slave when either C or C (or both) go HIGH.  
The 100 Series contains temperature compensation.  
32  
1
are LOW, and  
C
03  
AWLYYWWG  
QFN32  
MN SUFFIX  
CASE 488AM  
C
03  
G
Features  
xxx  
A
= 10 or 100  
= Assembly Location  
460 ps Typical Propagation Delay  
Maximum Frequency > 3 GHz Typical  
Differential Individual and Common Clocks  
Individual Asynchronous Resets  
Asynchronous Set  
WL, L = Wafer Lot  
YY, Y = Year  
WW, W = Work Week  
G or G = PbFree Package  
(Note: Microdot may be in either location)  
PECL Mode Operating Range: V = 3.0 V to 5.5 V  
*For additional marking information, refer to  
Application Note AND8002/D.  
CC  
with V = 0 V  
EE  
NECL Mode Operating Range: V = 0 V  
CC  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 9 of this data sheet.  
with V = 3.0 V to 5.5 V  
EE  
Open Input Default State  
Safety Clamp on Inputs  
Q Output Will Default LOW with Inputs Open or at V  
PbFree Packages are Available  
EE  
©
Semiconductor Components Industries, LLC, 2006  
1
Publication Order Number:  
November, 2006 Rev. 10  
MC10EP131/D  

MC10EP131FAR2G 替代型号

型号 品牌 替代类型 描述 数据表
MC10EP451FAG ONSEMI

类似代替

3.3V / 5VECL 6-Bit Differential Register with Master Reset
MC10EP31DG ONSEMI

功能相似

3.3V / 5V ECL D Flip−Flop with Set and Reset
MC10E131FNG ONSEMI

功能相似

5V ECL 4-Bit D Flip-Flop

与MC10EP131FAR2G相关器件

型号 品牌 获取价格 描述 数据表
MC10EP131MNG ONSEMI

获取价格

3.3 V / 5.0 V ECL Quad D Flip-Flop with Set, Reset, and Differential Clock, QFN32, 5x5, 0.
MC10EP131MNG ROCHESTER

获取价格

10E SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, QCC32, 5 X 5 MM, 1
MC10EP131MNR4G ROCHESTER

获取价格

10E SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, QCC32, 5 X 5 MM, 1
MC10EP131MNR4G ONSEMI

获取价格

3.3 V / 5.0 V ECL Quad D Flip-Flop with Set, Reset, and Differential Clock, QFN32, 5x5, 0.
MC10EP139 ONSEMI

获取价格

3.3V / 5V ECL /2/4, /4/5/6 Clock Generation Chip
MC10EP139_06 ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP139DT ONSEMI

获取价格

3.3V / 5V ECL /2/4, /4/5/6 Clock Generation Chip
MC10EP139DTG ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP139DTR2 ONSEMI

获取价格

3.3V / 5V ECL /2/4, /4/5/6 Clock Generation Chip
MC10EP139DTR2G ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C