5秒后页面跳转
MC10EP139DT PDF预览

MC10EP139DT

更新时间: 2024-11-28 22:40:47
品牌 Logo 应用领域
安森美 - ONSEMI 时钟发生器
页数 文件大小 规格书
14页 105K
描述
3.3V / 5V ECL /2/4, /4/5/6 Clock Generation Chip

MC10EP139DT 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:TSSOP
包装说明:LEAD FREE, PLASTIC, TSSOP-20针数:20
Reach Compliance Code:unknownHTS代码:8542.39.00.01
Factory Lead Time:1 week风险等级:7.47
其他特性:NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V系列:10E
输入调节:DIFFERENTIALJESD-30 代码:R-PDSO-G20
JESD-609代码:e4长度:6.5 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER功能数量:1
反相输出次数:端子数量:20
实输出次数:4最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP20,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260电源:-3.0/-5.5/3.3/5.0 V
Prop。Delay @ Nom-Sup:1.1 ns传播延迟(tpd):0.9 ns
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.1 ns
座面最大高度:1.2 mm子类别:Clock Drivers
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:ECL温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:40宽度:4.4 mm
Base Number Matches:1

MC10EP139DT 数据手册

 浏览型号MC10EP139DT的Datasheet PDF文件第2页浏览型号MC10EP139DT的Datasheet PDF文件第3页浏览型号MC10EP139DT的Datasheet PDF文件第4页浏览型号MC10EP139DT的Datasheet PDF文件第5页浏览型号MC10EP139DT的Datasheet PDF文件第6页浏览型号MC10EP139DT的Datasheet PDF文件第7页 
MC10EP139, MC100EP139  
3.3V / 5VꢀECL ÷2/4, ÷4/5/6  
Clock Generation Chip  
The MC10/100EP139 is a low skew ÷2/4, ÷4/5/6 clock generation chip  
designed explicitly for low skew clock generation applications. The  
internal dividers are synchronous to each other, therefore, the common  
output edges are all precisely aligned. The device can be driven by either  
a differential or single−ended ECL or, if positive power supplies are used,  
http://onsemi.com  
MARKING  
LVPECL input signals. In addition, by using the V output, a sinusoidal  
BB  
DIAGRAMS*  
source can be AC coupled into the device. If a single−ended input is to be  
used, the V output should be connected to the CLK input and bypassed  
20  
BB  
to ground via a 0.01 mF capacitor.  
20  
The common enable (EN) is synchronous so that the internal dividers  
will only be enabled/disabled when the internal clock is already in the  
LOW state. This avoids any chance of generating a runt clock pulse on  
the internal clock when the device is enabled/disabled as can happen with  
an asynchronous control. The internal enable flip−flop is clocked on the  
falling edge of the input clock, therefore, all associated specification  
limits are referenced to the negative edge of the clock input.  
HEP or KEP  
139  
1
ALYW  
TSSOP−20  
DT SUFFIX  
CASE 948E  
1
20  
Upon start−up, the internal flip−flops will attain a random state;  
therefore, for systems which utilize multiple EP139s, the master reset  
(MR) input must be asserted to ensure synchronization. For systems  
which only use one EP139, the MR pin need not be exercised as the  
internal divider design ensures synchronization between the ÷2/4 and the  
20  
MCXXXEP139  
AWLYYWW  
1
SOIC−20  
DW SUFFIX  
CASE 751D  
1
÷4/5/6 outputs of a single device. All V and V pins must be  
CC  
EE  
externally connected to power supply to guarantee proper operation.  
The 100 Series contains temperature compensation.  
HEP  
KEP  
XXX  
A
L,WL  
Y, YY  
= MC10EP  
= MC100EP  
= 10 or 100  
= Assembly Location  
= Wafer Lot  
= Year  
Maximum Frequency > 1.0 GHz Typical  
50 ps Output−to−Output Skew  
PECL Mode Operating Range: V = 3.0 V to 5.5 V  
CC  
W, WW = Work Week  
with V = 0 V  
EE  
NECL Mode Operating Range: V = 0 V  
CC  
*For additional marking information, refer to  
Application Note AND8002/D.  
with V = −3.0 V to −5.5 V  
EE  
Open Input Default State  
Safety Clamp on Inputs  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 11 of this data sheet.  
Synchronous Enable/Disable  
Master Reset for Synchronization of Multiple Chips  
V Output  
BB  
Semiconductor Components Industries, LLC, 2005  
1
Publication Order Number:  
February, 2005 − Rev. 6  
MC10EP139/D  

MC10EP139DT 替代型号

型号 品牌 替代类型 描述 数据表
MC10EP139DTR2G ONSEMI

完全替代

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP139DTR2 ONSEMI

完全替代

3.3V / 5V ECL /2/4, /4/5/6 Clock Generation Chip
MC10EP139DTG ONSEMI

类似代替

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C

与MC10EP139DT相关器件

型号 品牌 获取价格 描述 数据表
MC10EP139DTG ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP139DTR2 ONSEMI

获取价格

3.3V / 5V ECL /2/4, /4/5/6 Clock Generation Chip
MC10EP139DTR2G ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP139DW ONSEMI

获取价格

3.3V / 5V ECL /2/4, /4/5/6 Clock Generation Chip
MC10EP139DWG ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP139DWR2 ONSEMI

获取价格

3.3V / 5V ECL /2/4, /4/5/6 Clock Generation Chip
MC10EP139DWR2G ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP139MNG ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP139MNTXG ONSEMI

获取价格

3.3V / 5V ECL ±2/4, ±4/5/6 Clock Generation C
MC10EP142 ONSEMI

获取价格

3.3 V / 5 V ECL 9-Bit Shift Register