5秒后页面跳转
M2004-02-644.5313LF PDF预览

M2004-02-644.5313LF

更新时间: 2024-11-29 14:43:15
品牌 Logo 应用领域
艾迪悌 - IDT ATM异步传输模式电信电信集成电路
页数 文件大小 规格书
10页 1599K
描述
Support Circuit, 1-Func

M2004-02-644.5313LF 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Transferred包装说明:QCCN,
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.42Is Samacsys:N
JESD-30 代码:S-XQCC-N36JESD-609代码:e3
长度:9 mm功能数量:1
端子数量:36最高工作温度:70 °C
最低工作温度:封装主体材料:UNSPECIFIED
封装代码:QCCN封装形状:SQUARE
封装形式:CHIP CARRIER峰值回流温度(摄氏度):260
认证状态:Not Qualified座面最大高度:2.8 mm
标称供电电压:3.3 V表面贴装:YES
电信集成电路类型:ATM/SONET/SDH SUPPORT CIRCUIT温度等级:COMMERCIAL
端子面层:MATTE TIN端子形式:NO LEAD
端子节距:0.635 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:9 mm
Base Number Matches:1

M2004-02-644.5313LF 数据手册

 浏览型号M2004-02-644.5313LF的Datasheet PDF文件第2页浏览型号M2004-02-644.5313LF的Datasheet PDF文件第3页浏览型号M2004-02-644.5313LF的Datasheet PDF文件第4页浏览型号M2004-02-644.5313LF的Datasheet PDF文件第5页浏览型号M2004-02-644.5313LF的Datasheet PDF文件第6页浏览型号M2004-02-644.5313LF的Datasheet PDF文件第7页 
M2004-02  
Micro Networks  
An Integrated Circuit Systems Company  
Preliminary Specifications  
M2004-02  
Frequency Synthesizer  
DESCRIPTION  
The M2004-02 integrates a high performance Phase  
Locked Loop (PLL) with a Voltage Controlled SAW  
Oscillator (VCSO) to provide a low jitter Frequency  
Synthesizer in a 9mm x 9mm surface mount  
package.  
The internal high Q” SAW filter provides low jitter  
signal performance and determines the maximum  
output frequency of the VCSO.  
A programmable output divider can divide the VCSO  
frequency to achieve an output as low as 38.88MHz.  
FEATURES  
The input to the Frequency Synthesizer is provided  
by selecting between a differential input clock or a  
single ended input clock.  
Output Clock Frequency up to 700MHz  
Internal Low-jitter SAW-based Oscillator  
Intrinsic Jitter <1ps rms (12kHz - 20MHz)  
The output frequency is an integer multiple of the  
input reference frequency. The multiplying factor is  
programmed via a 6 bit parallel address.  
Differential Input Compatible with LVPECL,  
LVDS, HSTL, SSTL, etc.  
An external loop filter sets the PLL bandwidth which  
can be optimized to provide jitter attenuation of the  
input reference clock.  
Dual Input MUX  
Parallel Programming  
Tunable Loop Filter Response  
Differential LVPECL Outputs  
3.3V Operation  
The bandwidth control, low phase noise, and HOLD  
features make the M2004-02 ideal for use as a clock  
jitter attenuator, frequency translator, and clock  
frequency generator in OC-3 through OC-192  
applications.  
Small 9mm x 9mm SMT Package  
APPLICATIONS  
SONET / SDH / 10GbE System  
Synchronization  
Add / Drop Muxes, Access and Edge  
Switches  
Line Card System Clock Cleaner /  
Translator  
Optical Module Clock Cleaner / Translator  
ISO 9001  
Registered  
Micro Networks  
324 Clark Street  
Worcester, MA 01606  
tel: 508-852-5400  
fax: 508-852-8456  
www.micronetworks.com  
1

与M2004-02-644.5313LF相关器件

型号 品牌 获取价格 描述 数据表
M2004-02-644.5313T IDT

获取价格

CLCC-36, Reel
M2004-02-666.5143 ICSI

获取价格

Frequency Synthesizer
M2004-02-666.5143 IDT

获取价格

Support Circuit, 1-Func
M2004-02-666.5143LF IDT

获取价格

Support Circuit, 1-Func
M2004-02-669.1281 ICSI

获取价格

Frequency Synthesizer
M2004-02-669.1281LF IDT

获取价格

Support Circuit, 1-Func
M2004-02-669.3266 ICSI

获取价格

Frequency Synthesizer
M2004-02-669.3266LF IDT

获取价格

Support Circuit, 1-Func
M2004-02-672.1600 ICSI

获取价格

Frequency Synthesizer
M2004-02-672.1600LF IDT

获取价格

Support Circuit, 1-Func