5秒后页面跳转
IS61LPD51236A-250TQ PDF预览

IS61LPD51236A-250TQ

更新时间: 2024-11-11 04:58:35
品牌 Logo 应用领域
美国芯成 - ISSI /
页数 文件大小 规格书
29页 208K
描述
512K x 36, 1024K x 18 18Mb SYNCHRONOUS PIPELINED, DOUBLE CYCLE DESELECT STATIC RAM

IS61LPD51236A-250TQ 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:TQFP-100针数:100
Reach Compliance Code:compliantECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.8
最长访问时间:2.6 ns其他特性:PIPELINED ARCHITECTURE
最大时钟频率 (fCLK):250 MHzI/O 类型:COMMON
JESD-30 代码:R-PQFP-G100JESD-609代码:e0
长度:20 mm内存密度:18874368 bit
内存集成电路类型:CACHE SRAM内存宽度:36
功能数量:1端子数量:100
字数:524288 words字数代码:512000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:512KX36
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):NOT SPECIFIED
电源:2.5/3.3,3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.06 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.45 mA最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:14 mmBase Number Matches:1

IS61LPD51236A-250TQ 数据手册

 浏览型号IS61LPD51236A-250TQ的Datasheet PDF文件第2页浏览型号IS61LPD51236A-250TQ的Datasheet PDF文件第3页浏览型号IS61LPD51236A-250TQ的Datasheet PDF文件第4页浏览型号IS61LPD51236A-250TQ的Datasheet PDF文件第5页浏览型号IS61LPD51236A-250TQ的Datasheet PDF文件第6页浏览型号IS61LPD51236A-250TQ的Datasheet PDF文件第7页 
®
IS61VPD51236A IS61VPD102418A  
IS61LPD51236A IS61LPD102418A  
ISSI  
512K x 36, 1024K x 18  
18Mb SYNCHRONOUS PIPELINED,  
DOUBLE CYCLE DESELECT STATIC RAM  
FEBRUARY 2006  
DESCRIPTION  
FEATURES  
The ISSI IS61LPD/VPD51236A and IS61LPD/  
VPD102418Aarehigh-speed,low-powersynchronousstatic  
RAMsdesignedtoprovideburstable,high-performancememory  
for communication and networking applications. The  
IS61LPD/VPD51236Aisorganizedas524,288wordsby36  
bits, and the IS61LPD/VPD102418A is organized as  
1,048,576 words by 18 bits. Fabricated with ISSI's ad-  
vanced CMOS technology, the device integrates a 2-bit  
burstcounter,high-speedSRAMcore,andhigh-drivecapa-  
bility outputs into a single monolithic circuit. All synchro-  
nousinputspassthroughregisterscontrolledbyapositive-  
edge-triggeredsingleclockinput.  
• Internal self-timed write cycle  
• Individual Byte Write Control and Global Write  
• Clock controlled, registered address, data and  
control  
• Burst sequence control using MODE input  
• Three chip enable option for simple depth  
expansion and address pipelining  
• Common data inputs and data outputs  
• Auto Power-down during deselect  
• Double cycle deselect  
Writecyclesareinternallyself-timedandareinitiatedbythe  
risingedgeoftheclockinput.Writecyclescanbeonetofour  
bytes wide as controlled by the write control inputs.  
• Snooze MODE for reduced-power standby  
• JTAG Boundary Scan for PBGA package  
• Power Supply  
Separate byte enables allow individual bytes to be written.  
The byte write operation is performed by using the byte  
write enable (BWE) input combined with one or more  
individual byte write signals (BWx). In addition, Global  
Write (GW) is available for writing all bytes at one time,  
regardless of the byte write controls.  
LPD: VDD 3.3V + 5%, VDDQ 3.3V/2.5V + 5%  
VPD: VDD 2.5V + 5%, VDDQ 2.5V + 5%  
Bursts can be initiated with either ADSP (Address Status  
Processor) or ADSC (Address Status Cache Controller)  
input pins. Subsequent burst addresses can be generated  
internally and controlled by the ADV (burst address  
advance) input pin.  
• JEDEC 100-Pin TQFP and 165-pin PBGA  
package  
• Lead-free available  
The mode pin is used to select the burst sequence order,  
Linear burst is achieved when this pin is tied LOW.  
Interleave burst is achieved when this pin is tied HIGH or  
left floating.  
FAST ACCESS TIME  
Symbol  
tKQ  
Parameter  
250  
2.6  
4
200  
3.1  
5
Units  
ns  
Clock Access Time  
Cycle Time  
tKC  
ns  
Frequency  
250  
200  
MHz  
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability  
arisingoutoftheapplicationoruseofanyinformation, productsorservicesdescribedherein. Customersareadvisedtoobtainthelatestversionofthisdevicespecificationbeforerelyingonany  
publishedinformationandbeforeplacingordersforproducts.  
Integrated Silicon Solution, Inc. — 1-800-379-4774  
1
Rev. B  
02/03/06  

与IS61LPD51236A-250TQ相关器件

型号 品牌 获取价格 描述 数据表
IS61LPD51236A-250TQI ISSI

获取价格

512K x 36, 1024K x 18 18Mb SYNCHRONOUS PIPELINED, DOUBLE CYCLE DESELECT STATIC RAM
IS61LPS102418-200B2 ISSI

获取价格

Cache SRAM, 1MX18, 3.1ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119
IS61LPS102418-250B2I ISSI

获取价格

Cache SRAM, 1MX18, 2.6ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119
IS61LPS102418-250B3 ISSI

获取价格

Cache SRAM, 1MX18, 2.6ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, PLASTIC, BGA-165
IS61LPS102418-250B3I ISSI

获取价格

Cache SRAM, 1MX18, 2.6ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, PLASTIC, BGA-165
IS61LPS102418-250TQ ISSI

获取价格

Cache SRAM, 1MX18, 2.6ns, CMOS, PQFP100, TQFP-100
IS61LPS102418-250TQI ISSI

获取价格

Cache SRAM, 1MX18, 2.6ns, CMOS, PQFP100, TQFP-100
IS61LPS102418A ISSI

获取价格

256K x 72, 512K x 36, 1024K x 18 18Mb SYNCHRONOUS PIPELINED, SINGLE CYCLE DESELECT STATIC
IS61LPS102418A-200B2 ISSI

获取价格

256K x 72, 512K x 36, 1024K x 18 18Mb SYNCHRONOUS PIPELINED, SINGLE CYCLE DESELECT STATIC
IS61LPS102418A-200B2I ISSI

获取价格

256K x 72, 512K x 36, 1024K x 18 18Mb SYNCHRONOUS PIPELINED, SINGLE CYCLE DESELECT STATIC