5秒后页面跳转
IDT72T40118L5BB PDF预览

IDT72T40118L5BB

更新时间: 2024-11-11 22:31:47
品牌 Logo 应用领域
艾迪悌 - IDT 先进先出芯片双倍数据速率
页数 文件大小 规格书
52页 492K
描述
2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION

IDT72T40118L5BB 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:BGA包装说明:17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
针数:208Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.32.00.71
风险等级:5.92最长访问时间:3.6 ns
其他特性:ALTERNATIVE MEMORY WIDTH: 10 AND 20最大时钟频率 (fCLK):200 MHz
周期时间:5 nsJESD-30 代码:S-PBGA-B208
JESD-609代码:e0长度:17 mm
内存密度:5242880 bit内存集成电路类型:OTHER FIFO
内存宽度:40湿度敏感等级:3
功能数量:1端子数量:208
字数:131072 words字数代码:128000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:128KX40
可输出:YES封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA208,16X16,40
封装形状:SQUARE封装形式:GRID ARRAY
并行/串行:PARALLEL峰值回流温度(摄氏度):225
电源:1.5/2.5,2.5 V认证状态:Not Qualified
座面最大高度:1.97 mm最大待机电流:0.05 A
子类别:FIFOs最大压摆率:0.06 mA
最大供电电压 (Vsup):2.625 V最小供电电压 (Vsup):2.375 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn63Pb37)端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:30宽度:17 mm
Base Number Matches:1

IDT72T40118L5BB 数据手册

 浏览型号IDT72T40118L5BB的Datasheet PDF文件第2页浏览型号IDT72T40118L5BB的Datasheet PDF文件第3页浏览型号IDT72T40118L5BB的Datasheet PDF文件第4页浏览型号IDT72T40118L5BB的Datasheet PDF文件第5页浏览型号IDT72T40118L5BB的Datasheet PDF文件第6页浏览型号IDT72T40118L5BB的Datasheet PDF文件第7页 
2.5VOLTHIGH-SPEEDTeraSyncDDR/SDRFIFO40-BITCONFIGURATION  
16,384 x 40, 32,768 x 40,  
65,536 x 40, 131,072 x 40  
IDT72T4088, IDT72T4098  
IDT72T40108, IDT72T40118  
can default to one of four preselected offsets  
FEATURES  
Dedicated serial clock input for serial programming of flag offsets  
User selectable input and output port bus sizing  
-x40 in to x40 out  
-x40 in to x20 out  
-x40 in to x10 out  
-x20 in to x40 out  
-x10 in to x40 out  
Auto power down minimizes standby power consumption  
Master Reset clears entire FIFO  
Choose among the following memory organizations:  
IDT72T4088  
IDT72T4098  
IDT72T40108  
IDT72T40118  
16,384 x 40  
32,768 x 40  
65,536 x 40  
131,072 x 40  
Up to 250MHz Operation of Clocks  
-4ns read/write cycle time, 3.2ns access time  
Users selectable input port to output port data rates, 500Mb/s  
Data Rate  
Partial Reset clears data, but retains programmable settings  
Empty and Full flags signal FIFO status  
Select IDT Standard timing (using EF and FF flags) or First  
Word Fall Through timing (using OR and IR flags)  
Output enable puts data outputs into High-Impedance state  
JTAG port, provided for Boundary Scan function  
208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch  
Easily expandable in depth and width  
Independent Read and Write Clocks (permit reading and writing  
simultaneously)  
-DDR to DDR  
-DDR to SDR  
-SDR to DDR  
-SDR to SDR  
User selectable HSTL or LVTTL I/Os  
Read Enable & Read Clock Echo outputs aid high speed operation  
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage  
3.3V Input tolerant  
Mark & Retransmit, resets read pointer to user marked position  
Write Chip Select (WCS) input enables/disables Write  
Operations  
High-performance submicron CMOS technology  
Industrial temperature range (-40°C to +85°C) is available  
Read Chip Select (RCS) synchronous to RCLK  
Programmable Almost-Empty and Almost-Full flags, each flag  
FUNCTIONALBLOCKDIAGRAM  
D0 -Dn (x40, x20, x10)  
SREN SEN  
SCLK  
WCLK  
WSDR  
WEN  
WCS  
SI  
SO  
INPUT REGISTER  
OFFSET REGISTER  
FF/IR  
PAF  
EF/OR  
PAE  
WRITE CONTROL  
LOGIC  
FLAG  
LOGIC  
FWFT  
FSEL0  
FSEL1  
RAM ARRAY  
16,384 x 40,  
32,768 x 40  
65,536 x 40  
131,072 x 40  
WRITE POINTER  
READ POINTER  
BM  
IW  
OW  
BUS  
CONFIGURATION  
RT  
READ  
CONTROL  
LOGIC  
MARK  
RSDR  
MRS  
PRS  
OUTPUT REGISTER  
RESET  
LOGIC  
TCK  
TRST  
TMS  
TDO  
JTAG CONTROL  
(BOUNDARY SCAN)  
RCLK  
REN  
RCS  
TDI  
Vref  
HSTL I/0  
CONTROL  
EREN  
OE  
5995 drw01  
HSTL  
Q0 -Qn (x40, x20, x10)  
ERCLK  
IDTandtheIDTlogoareregisteredtrademarksofIntegratedDeviceTechnology,Inc.TheTeraSyncisatrademarkofIntegratedDeviceTechnology,Inc.  
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES  
DECEMBER 2003  
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  
DSC-5995/8  

与IDT72T40118L5BB相关器件

型号 品牌 获取价格 描述 数据表
IDT72T40118L5BBI IDT

获取价格

2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION
IDT72T40118L6.7BB IDT

获取价格

FIFO, 128KX40, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
IDT72T40118L6.7BBI IDT

获取价格

FIFO, 128KX40, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
IDT72T40118L6-7BB IDT

获取价格

2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION
IDT72T40118L6-7BBGI IDT

获取价格

FIFO, 128KX40, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
IDT72T40118L6-7BBI IDT

获取价格

2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION
IDT72T4088 IDT

获取价格

2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION
IDT72T4088L10BB IDT

获取价格

2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION
IDT72T4088L10BBG IDT

获取价格

暂无描述
IDT72T4088L10BBI IDT

获取价格

2.5 VOLT HIGH-SPEED TeraSync?? DDR/SDR FIFO 40-BIT CONFIGURATION