5秒后页面跳转
IDT71128S20Y PDF预览

IDT71128S20Y

更新时间: 2024-09-28 22:57:19
品牌 Logo 应用领域
艾迪悌 - IDT /
页数 文件大小 规格书
8页 83K
描述
CMOS Static RAM 1 Meg (256K x 4-Bit) Revolutionary Pinout

IDT71128S20Y 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:SOJ包装说明:0.400 INCH, PLASTIC, SOJ-32
针数:32Reach Compliance Code:not_compliant
ECCN代码:3A991.B.2.BHTS代码:8542.32.00.41
风险等级:5.92最长访问时间:20 ns
I/O 类型:COMMONJESD-30 代码:R-PDSO-J32
JESD-609代码:e0长度:20.955 mm
内存密度:1048576 bit内存集成电路类型:STANDARD SRAM
内存宽度:4湿度敏感等级:3
功能数量:1端口数量:1
端子数量:32字数:262144 words
字数代码:256000工作模式:ASYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:256KX4输出特性:3-STATE
可输出:YES封装主体材料:PLASTIC/EPOXY
封装代码:SOJ封装等效代码:SOJ32,.44
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
并行/串行:PARALLEL峰值回流温度(摄氏度):225
电源:5 V认证状态:Not Qualified
座面最大高度:3.683 mm最大待机电流:0.01 A
最小待机电流:4.5 V子类别:SRAMs
最大压摆率:0.145 mA最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:J BEND端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:10.16 mmBase Number Matches:1

IDT71128S20Y 数据手册

 浏览型号IDT71128S20Y的Datasheet PDF文件第2页浏览型号IDT71128S20Y的Datasheet PDF文件第3页浏览型号IDT71128S20Y的Datasheet PDF文件第4页浏览型号IDT71128S20Y的Datasheet PDF文件第5页浏览型号IDT71128S20Y的Datasheet PDF文件第6页浏览型号IDT71128S20Y的Datasheet PDF文件第7页 
CMOS Static RAM  
1 Meg (256K x 4-Bit)  
Revolutionary Pinout  
IDT71128  
Description  
Features  
The IDT71128 is a 1,048,576-bit high-speed static RAM  
organized as 256K x 4. It is fabricated using IDTs high-perfor-  
mance, high-reliability CMOS technology. This state-of-the-art  
technology, combined with innovative circuit design techniques,  
provides a cost-effective solution for high-speed memory needs.  
The JEDEC centerpower/GND pinout reduces noise generation  
and improves system performance.  
256K x 4 advanced high-speed CMOS static RAM  
JEDEC revolutionary pinout (center power/GND) for  
reduced noise.  
Equal access and cycle times  
— Commercial and Industrial: 12/15/20ns  
One Chip Select plus one Output Enable pin  
Bidirectional inputs and outputs directly  
The IDT71128 has an output enable pin which operates as fast  
as 6ns, with address access times as fast as 12ns available. All  
bidirectional inputs and outputs of the IDT71128 are TTL-compat-  
ible and operation is from a single 5V supply. Fully static asyn-  
chronous circuitry is used; no clocks or refreshes are required for  
operation.  
TTL-compatible  
Low power consumption via chip deselect  
Available in a 32-pin 400 mil Plastic SOJ.  
The IDT71128 is packaged in a 32-pin 400 mil Plastic SOJ.  
Functional Block Diagram  
A0  
1,048,576-BIT  
MEMORY  
ARRAY  
ADDRESS  
DECODER  
.
A17  
4
4
I/O0 - I/O3  
I/O CONTROL  
CS  
WE  
OE  
CONTROL  
LOGIC  
3483 drw 01  
FEBRUARY 2001  
DSC-3483/09  
1
©2000IntegratedDeviceTechnology,Inc.  

与IDT71128S20Y相关器件

型号 品牌 获取价格 描述 数据表
IDT71128S20Y8 IDT

获取价格

Standard SRAM, 256KX4, 20ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32
IDT71128S20YG8 IDT

获取价格

Standard SRAM, 256KX4, 20ns, CMOS, PDSO32, 0.400 INCH, GREEN, PLASTIC, SOJ-32
IDT71128S20YGI IDT

获取价格

Standard SRAM, 256KX4, 20ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32
IDT71128S20YGI8 IDT

获取价格

Standard SRAM, 256KX4, 20ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32
IDT71128S20YI IDT

获取价格

CMOS Static RAM 1 Meg (256K x 4-Bit) Revolutionary Pinout
IDT71215 IDT

获取价格

BiCMOS StaticRAM 240K (16K x 15-BIT) CACHE-TAG RAM For the PentiumO Processor
IDT71215S10PF IDT

获取价格

BiCMOS StaticRAM 240K (16K x 15-BIT) CACHE-TAG RAM For the PentiumO Processor
IDT71215S10PF8 IDT

获取价格

Cache Tag SRAM, 16KX15, 10ns, BICMOS, PQFP80, PLASTIC, TQFP-80
IDT71215S12PF IDT

获取价格

BiCMOS StaticRAM 240K (16K x 15-BIT) CACHE-TAG RAM For the PentiumO Processor
IDT71215S12PF8 IDT

获取价格

Cache Tag SRAM, 16KX15, 12ns, BICMOS, PQFP80, PLASTIC, TQFP-80