HIGH-SPEED 3.3V 256K x 36
SYNCHRONOUS
BANK-SWITCHABLE
IDT70V7519S
DUAL-PORT STATIC RAM
WITH 3.3V OR 2.5V INTERFACE
Features:
– 1.5ns setup to clock and 0.5ns hold on all control, data, and
address inputs @ 200MHz
– Data input, address, byte enable and control registers
– Self-timedwriteallowsfastcycletime
Separate byte controls for multiplexed bus and bus
matching compatibility
LVTTL- compatible, 3.3V (±150mV) power supply
for core
LVTTL compatible, selectable 3.3V (±150mV) or 2.5V
(±100mV) power supply for I/Os and control signals on
each port
Industrial temperature range (-40°C to +85°C) is
available at 166MHz and 133MHz
Available in a 208-pin Plastic Quad Flatpack (PQFP),
208-pin fine pitch Ball Grid Array (fpBGA), and 256-pin Ball
GridArray(BGA)
◆
256K x 36 Synchronous Bank-Switchable Dual-ported
SRAM Architecture
– 64 independent 4K x 36 banks
– 9 megabits of memory on chip
Bank access controlled via bank address pins
◆
◆
◆
◆
◆
High-speed data access
– Commercial:3.4ns(200MHz)/3.6ns(166MHz)/4.2ns
(133MHz) (max.)
– Industrial: 3.6ns (166MHz)/4.2ns (133MHz) (max.)
Selectable Pipelined or Flow-Through output mode
Counter enable and repeat features
Dual chip enables allow for depth expansion without
◆
◆
◆
◆
◆
additional logic
Full synchronous operation on both ports
◆
– 5ns cycle time, 200MHzoperation(14Gbps bandwidth)
– Fast 3.4ns clock to data out
◆
Supports JTAG features compliant with IEEE 1149.1
FunctionalBlockDiagram
PL/FTL
OPTL
PL/FTR
OPTR
CLKL
CLKR
ADSL
ADSR
CNTENL
REPEATL
R/WL
CNTENR
REPEATR
R/WR
CE0R
CE1R
BE3R
BE2R
BE1R
BE0R
OER
MUX
CE0L
CE1L
BE3L
BE2L
BE1L
BE0L
OEL
CONTROL
LOGIC
CONTROL
LOGIC
4Kx36
MEMORY
ARRAY
(BANK 0)
MUX
MUX
I/O
CONTROL
I/O
I/O0L-35L
I/O0R-35R
CONTROL
4Kx36
MEMORY
ARRAY
A11R
(BANK 1)
A11L
A0L
ADDRESS
ADDRESS
DECODE
DECODE
A0R
MUX
BA5R
BA4R
BA5L
BA4L
BA3R
BA2R
BA1R
BA0R
BANK
DECODE
BA
BA
3L
BANK
DECODE
2L
BA1L
BA0L
MUX
4Kx36
MEMORY
ARRAY
(BANK 63)
NOTE:
MUX
1. The Bank-Switchable dual-port uses a true SRAM
core instead of the traditional dual-port SRAM core.
As a result, it has unique operating characteristics.
Please refer to the functional description on page 19
for details.
,
5618 drw 01
TMS
TCK
TRST
TDI
TDO
JTAG
DECEMBER 2002
1
DSC 5618/5
©2002IntegratedDeviceTechnology,Inc.