HIGH-SPEED 2.5V
PRELIMINARY
IDT70T3539M
512K x 36
SYNCHRONOUS
DUAL-PORT STATIC RAM
WITH 3.3V OR 2.5V INTERFACE
Features:
◆
– Data input, address, byte enable and control registers
True Dual-Port memory cells which allow simultaneous
access of the same memory location
High-speed data access
– Self-timedwriteallowsfastcycletime
Separate byte controls for multiplexed bus and bus
matching compatibility
Dual Cycle Deselect (DCD) for Pipelined Output Mode
2.5V (±100mV) power supply for core
LVTTL compatible, selectable 3.3V (±150mV) or 2.5V
(±100mV) power supply for I/Os and control signals on
each port
◆
◆
– Commercial: 3.6ns (166MHz)/4.2ns (133MHz)(max.)
– Industrial: 4.2ns (133MHz) (max.)
Selectable Pipelined or Flow-Through output mode
Counter enable and repeat features
Dual chip enables allow for depth expansion without
additional logic
Interrupt and Collision Detection Flags
Full synchronous operation on both ports
– 6ns cycle time, 166MHz operation (12Gbps bandwidth)
– Fast 3.6ns clock to data out
◆
◆
◆
◆
◆
◆
◆
◆
◆
◆
Includes JTAG functionality
Industrial temperature range (-40°C to +85°C) is
available at 133MHz
◆
Available in a 256-pin Ball Grid Array (BGA)
– 1.5ns setup to clock and 0.5ns hold on all control, data, and
address inputs @ 166MHz
FunctionalBlockDiagram
BE3R
BE3L
BE2L
BE1L
BE0L
BE2R
BE1R
BE0R
FT/PIPE
L
0a 1a
a
0b 1b
b
0c 1c
c
0d 1d
d
1d 0d
d
1c 0c
c
1b 0b
b
1a 0a
a
FT/PIPER
1/0
1/0
R/WL
R/WR
CE0L
CE0R
1
1
CE1R
CE1L
0
0
B
B B B
B
B B B
1/0
1/0
W W W W W W W W
0
L
1
L
2
L
3
L
3
R
2
1
R
0
R
R
OE
R
OE
L
Dout0-8_L
Dout0-8_R
Dout9-17_R
Dout18-26_R
Dout27-35_R
Dout9-17_L
Dout18-26_L
Dout27-35_L
,
1d 0d 1c 0c
1b 0b 1a 0a
0a 1a 0b 1b
0c 1c 0d 1d
d c b a
0/1
0/1
FT/PIPE
R
FT/PIPE
L
a bc d
512K x 36
MEMORY
ARRAY
I/O0L - I/O35L
I/O0R - I/O35R
Din_L
Din_R
,
CLK
R
CLK
L
A
18R
A
18L
Counter/
Address
Reg.
Counter/
Address
Reg.
A
0L
REPEAT
ADS
CNTEN
A
0R
REPEAT
ADS
CNTEN
ADDR_R
ADDR_L
L
R
R
L
R
L
TDI
TCK
TMS
TRST
INTERRUPT
CE
CE1
0
R
CE
0
L
JTAG
COLLISION
DETECTION
LOGIC
R
CE1
TDO
L
R/
W
L
R/W
R
COL
L
COL
R
INT
L
INT
R
(1)
(1)
ZZR
ZZ
CONTROL
LOGIC
ZZ
L
5678 drw 01
NOTE:
1. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. All static inputs, i.e., PL/FTx and OPTx and
the sleep mode pins themselves (ZZx) are not affected during sleep mode.
APRIL 2004
1
DSC 5678/5
©2004IntegratedDeviceTechnology,Inc.