5秒后页面跳转
HY57V64420HGTP-K PDF预览

HY57V64420HGTP-K

更新时间: 2024-12-01 15:34:23
品牌 Logo 应用领域
海力士 - HYNIX 时钟动态存储器光电二极管内存集成电路
页数 文件大小 规格书
11页 198K
描述
Synchronous DRAM, 16MX4, 5.4ns, CMOS, PDSO54, 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54

HY57V64420HGTP-K 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:TSOP2包装说明:TSOP2, TSOP54,.46,32
针数:54Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.32.00.02
风险等级:5.28访问模式:FOUR BANK PAGE BURST
最长访问时间:5.4 ns其他特性:AUTO/SELF REFRESH
最大时钟频率 (fCLK):133 MHzI/O 类型:COMMON
交错的突发长度:1,2,4,8JESD-30 代码:R-PDSO-G54
JESD-609代码:e6长度:22.238 mm
内存密度:67108864 bit内存集成电路类型:SYNCHRONOUS DRAM
内存宽度:4功能数量:1
端口数量:1端子数量:54
字数:16777216 words字数代码:16000000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:16MX4
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:TSOP2封装等效代码:TSOP54,.46,32
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度):260电源:3.3 V
认证状态:Not Qualified刷新周期:4096
座面最大高度:1.194 mm自我刷新:YES
连续突发长度:1,2,4,8,FP最大待机电流:0.002 A
子类别:DRAMs最大压摆率:0.16 mA
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Bismuth (Sn/Bi)端子形式:GULL WING
端子节距:0.8 mm端子位置:DUAL
处于峰值回流温度下的最长时间:20宽度:10.16 mm
Base Number Matches:1

HY57V64420HGTP-K 数据手册

 浏览型号HY57V64420HGTP-K的Datasheet PDF文件第2页浏览型号HY57V64420HGTP-K的Datasheet PDF文件第3页浏览型号HY57V64420HGTP-K的Datasheet PDF文件第4页浏览型号HY57V64420HGTP-K的Datasheet PDF文件第5页浏览型号HY57V64420HGTP-K的Datasheet PDF文件第6页浏览型号HY57V64420HGTP-K的Datasheet PDF文件第7页 
HY57V64420HGTP  
4 Banks x 4M x 4Bit Synchronous DRAM  
DESCRIPTION  
The Hynix HY57V64420HGTP is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the main memory applications which  
require large memory density and high bandwidth. HY57V64420HGTP is organized as 4banks of 4,194,304x4.  
HY57V644020HGTP is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are syn-  
chronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and out-  
put voltage levels are compatible with LVTTL.  
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by  
a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read  
or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or  
write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)  
FEATURES  
Single 3.3±0.3V power supply  
Auto refresh and self refresh  
All device pins are compatible with LVTTL interface  
4096 refresh cycles / 64ms  
JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin  
pitch  
Programmable Burst Length and Burst Type  
- 1, 2, 4, 8 or Full page for Sequential Burst  
- 1, 2, 4 or 8 for Interleave Burst  
Programmable CAS Latency ; 2, 3 Clocks  
Lead Free  
All inputs and outputs referenced to positive edge of system  
clock  
Data mask function by DQM  
Internal four banks operation  
ORDERING INFORMATION  
Part No.  
Clock Frequency  
Power  
Organization  
Interface  
Package  
HY57V64420HGTP-5/55/6/7  
HY57V64420HGTP-K  
HY57V64420HGTP-H  
HY57V64420HGTP-P  
HY57V64420HGTP-S  
HY57V64420HGLTP-5/55/6/7  
HY57V64420HGLTP-K  
HY57V64420HGLTP-H  
HY57V64420HGLTP-P  
HY57V64420HGLTP-S  
200/183/166/143MHz  
133MHz  
133MHz  
Normal  
100MHz  
100MHz  
4Banks x 4Mbits x4  
LVTTL  
400mil 54pin TSOP II  
200/183/166/143MHz  
133MHz  
133MHz  
Low power  
100MHz  
100MHz  
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of  
circuits described. No patent licenses are implied.  
Rev. 0.5 / Apr. 2004  
1

与HY57V64420HGTP-K相关器件

型号 品牌 获取价格 描述 数据表
HY57V64420HGTP-P HYNIX

获取价格

Synchronous DRAM, 16MX4, 6ns, CMOS, PDSO54, 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
HY57V64420HGTP-S HYNIX

获取价格

Synchronous DRAM, 16MX4, 6ns, CMOS, PDSO54, 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
HY57V64420HGT-S HYNIX

获取价格

4 Banks x 4M x 4Bit Synchronous DRAM
HY57V648010 HYNIX

获取价格

8Mx8 bit Synchronous DRAM Series
HY57V648010LTC-10 HYNIX

获取价格

Synchronous DRAM, 8MX8, CMOS, TSOP2
HY57V648010LTC-12 HYNIX

获取价格

Synchronous DRAM, 8MX8, CMOS, TSOP2
HY57V648010TC-10 HYNIX

获取价格

Synchronous DRAM, 8MX8, 8ns, CMOS, PDSO54, 0.400 INCH, 0.80 MM PITCH, TSOP2-54
HY57V648010TC-12 ETC

获取价格

x8 SDRAM
HY57V648010TC-15 HYNIX

获取价格

Synchronous DRAM, 8MX8, 10ns, CMOS, PDSO54, 0.400 INCH, 0.80 MM PITCH, TSOP2-54
HY57V648011 HYNIX

获取价格

8Mx8 bit Synchronous DRAM Series