5秒后页面跳转
HY57V643220CLT-I PDF预览

HY57V643220CLT-I

更新时间: 2024-02-13 11:26:07
品牌 Logo 应用领域
其他 - ETC 动态存储器
页数 文件大小 规格书
11页 170K
描述
2Mx32|3.3V|4K|5|SDR SDRAM - 64M

HY57V643220CLT-I 技术参数

是否Rohs认证:符合生命周期:Obsolete
零件包装代码:TSOP2包装说明:TSOP2, TSSOP86,.46,20
针数:86Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.32.00.02
风险等级:5.82Is Samacsys:N
访问模式:FOUR BANK PAGE BURST最长访问时间:6 ns
其他特性:AUTO/SELF REFRESH最大时钟频率 (fCLK):100 MHz
I/O 类型:COMMON交错的突发长度:1,2,4,8
JESD-30 代码:R-PDSO-G86JESD-609代码:e6
长度:22.22 mm内存密度:67108864 bit
内存集成电路类型:SYNCHRONOUS DRAM内存宽度:32
功能数量:1端口数量:1
端子数量:86字数:2097152 words
字数代码:2000000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:2MX32输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:TSOP2
封装等效代码:TSSOP86,.46,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE峰值回流温度(摄氏度):260
电源:3.3 V认证状态:Not Qualified
刷新周期:4096座面最大高度:1.2 mm
自我刷新:YES连续突发长度:1,2,4,8,FP
最大待机电流:0.002 A子类别:DRAMs
最大压摆率:0.19 mA最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Bismuth (Sn/Bi)
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:20
宽度:10.16 mmBase Number Matches:1

HY57V643220CLT-I 数据手册

 浏览型号HY57V643220CLT-I的Datasheet PDF文件第2页浏览型号HY57V643220CLT-I的Datasheet PDF文件第3页浏览型号HY57V643220CLT-I的Datasheet PDF文件第4页浏览型号HY57V643220CLT-I的Datasheet PDF文件第5页浏览型号HY57V643220CLT-I的Datasheet PDF文件第6页浏览型号HY57V643220CLT-I的Datasheet PDF文件第7页 
HY57V643220C-I Series  
4 Banks x 512K x 32Bit Synchronous DRAM  
DESCRIPTION  
The Hynix HY57V643220C is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the Mobile applications  
which require low power consumption and extended temperature range. HY57V643220C is organized as 4banks of  
524,288x32.  
HY57V643220C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and out-  
puts are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very  
high bandwidth. All input and output voltage levels are compatible with LVTTL.  
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write  
cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count  
sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate  
command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined  
design is not restricted by a `2N` rule.)  
FEATURES  
JEDEC standard 3.3V power supply  
Auto refresh and self refresh  
All device pins are compatible with LVTTL interface  
4096 refresh cycles / 64ms  
JEDEC standard 400mil 86pin TSOP-II with 0.5mm of  
pin pitch  
Programmable Burst Length and Burst Type  
- 1, 2, 4, 8 or full page for Sequential Burst  
- 1, 2, 4 or 8 for Interleave Burst  
All inputs and outputs referenced to positive edge of  
system clock  
Data mask function by DQM0,1,2 and 3  
Internal four banks operation  
Programmable CAS Latency ; 2, 3 Clocks  
Burst Read Single Write operation  
ORDERING INFORMATION  
Part No.  
Clock Frequency  
Power  
Organization  
Interface  
Package  
HY57V643220CT-5I  
HY57V643220CT-55I  
HY57V643220CT-6I  
HY57V643220CT-7I  
HY57V643220CT-SI  
HY57V643220CLT-5I  
HY57V643220CLT-55I  
HY57V643220CLT-6I  
HY57V643220CLT-7I  
HY57V643220CLT-SI  
200MHz  
183MHz  
166MHz  
143MHz  
100MHz  
200MHz  
183MHz  
166MHz  
143MHz  
100MHz  
Normal  
4Banksx 512Kbits  
x32  
LVTTL  
400mil 86pin TSOP II  
Low-Power  
This document is a general product description and is subject to change without notice. Hynix semiconductor does not assume any  
responsibility for use of circuits described. No patent licenses are implied.  
Rev. 0.5/Aug. 02  
1

与HY57V643220CLT-I相关器件

型号 品牌 获取价格 描述 数据表
HY57V643220CLT-P HYNIX

获取价格

4 Banks x 512K x 32Bit Synchronous DRAM
HY57V643220CLTP-47 HYNIX

获取价格

Synchronous DRAM, 2MX32, 4.5ns, CMOS, PDSO86, 0.400 X 0.875 INCH, 0.5 MM PITCH, LEAD FREE,
HY57V643220CLTP-5 HYNIX

获取价格

Synchronous DRAM, 2MX32, 4.5ns, CMOS, PDSO86, 0.400 X 0.875 INCH, 0.5 MM PITCH, LEAD FREE,
HY57V643220CLTP-6 HYNIX

获取价格

Synchronous DRAM, 2MX32, 5.5ns, CMOS, PDSO86, 0.400 X 0.875 INCH, 0.5 MM PITCH, LEAD FREE,
HY57V643220CLTP-7 HYNIX

获取价格

Synchronous DRAM, 2MX32, 5.5ns, CMOS, PDSO86, 0.400 X 0.875 INCH, 0.5 MM PITCH, LEAD FREE,
HY57V643220CLTP-8 HYNIX

获取价格

Synchronous DRAM, 2MX32, 6ns, CMOS, PDSO86, 0.400 X 0.875 INCH, 0.5 MM PITCH, LEAD FREE, T
HY57V643220CLTP-P HYNIX

获取价格

暂无描述
HY57V643220CLTP-S HYNIX

获取价格

Synchronous DRAM, 2MX32, 6ns, CMOS, PDSO86, 0.400 X 0.875 INCH, 0.5 MM PITCH, LEAD FREE, T
HY57V643220CLT-S HYNIX

获取价格

4 Banks x 512K x 32Bit Synchronous DRAM
HY57V643220CLT-SI ETC

获取价格

SDRAM|4X512KX32|CMOS|TSSOP|86PIN|PLASTIC