是否Rohs认证: | 不符合 | 生命周期: | Active |
包装说明: | LBGA, BGA100,10X10,40 | Reach Compliance Code: | compliant |
ECCN代码: | EAR99 | HTS代码: | 8542.39.00.01 |
风险等级: | 5.11 | Is Samacsys: | N |
其他特性: | 64 MICROCELLS; 4 LABS; CONFIGURABLE I/O OPERATION WITH 2.5 OR 3.3 | 最大时钟频率: | 222.2 MHz |
系统内可编程: | YES | JESD-30 代码: | S-PBGA-B100 |
JESD-609代码: | e0 | JTAG BST: | YES |
长度: | 11 mm | 湿度敏感等级: | 3 |
专用输入次数: | I/O 线路数量: | 68 | |
宏单元数: | 64 | 端子数量: | 100 |
最高工作温度: | 70 °C | 最低工作温度: | |
组织: | 0 DEDICATED INPUTS, 68 I/O | 输出函数: | MACROCELL |
封装主体材料: | PLASTIC/EPOXY | 封装代码: | LBGA |
封装等效代码: | BGA100,10X10,40 | 封装形状: | SQUARE |
封装形式: | GRID ARRAY, LOW PROFILE | 峰值回流温度(摄氏度): | 235 |
电源: | 2.5/3.3,3.3 V | 可编程逻辑类型: | EE PLD |
传播延迟: | 4.5 ns | 认证状态: | Not Qualified |
座面最大高度: | 1.7 mm | 子类别: | Programmable Logic Devices |
最大供电电压: | 3.6 V | 最小供电电压: | 3 V |
标称供电电压: | 3.3 V | 表面贴装: | YES |
技术: | CMOS | 温度等级: | COMMERCIAL |
端子面层: | Tin/Lead (Sn/Pb) | 端子形式: | BALL |
端子节距: | 1 mm | 端子位置: | BOTTOM |
处于峰值回流温度下的最长时间: | 30 | 宽度: | 11 mm |
Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
EPM7064AEFC100-4N | ALTERA |
获取价格 |
EE PLD, 4.5ns, CMOS, PBGA100, FINE LINE, BGA-100 | |
EPM7064AEFC100-4N | INTEL |
获取价格 |
EE PLD, 4.5ns, CMOS, PBGA100, FINE LINE, BGA-100 | |
EPM7064AEFC100-5 | ALTERA |
获取价格 |
EE PLD, 5ns, 64-Cell, CMOS, PBGA100 | |
EPM7064AEFC100-5 | INTEL |
获取价格 |
EE PLD, 5ns, 64-Cell, CMOS, PBGA100 | |
EPM7064AEFC100-7 | INTEL |
获取价格 |
EE PLD, 7.5ns, 64-Cell, CMOS, PBGA100, FINE LINE, BGA-100 | |
EPM7064AEFC100-7N | INTEL |
获取价格 |
EE PLD, 7.5ns, 64-Cell, CMOS, PBGA100, FINE LINE, BGA-100 | |
EPM7064AEFC256-4 | ALTERA |
获取价格 |
EE PLD, 4.5ns, 64-Cell, CMOS, PBGA256, FINE LINE, BGA-256 | |
EPM7064AEFC256-7 | ALTERA |
获取价格 |
EE PLD, 7.5ns, 64-Cell, CMOS, PBGA256, FINE LINE, BGA-256 | |
EPM7064AEFI100-5 | ALTERA |
获取价格 |
EE PLD, 5ns, 64-Cell, CMOS, PBGA100 | |
EPM7064AEFI100-5 | INTEL |
获取价格 |
EE PLD, 5ns, 64-Cell, CMOS, PBGA100 |