5秒后页面跳转
EP20K1000CF672C-8 PDF预览

EP20K1000CF672C-8

更新时间: 2024-02-08 02:43:15
品牌 Logo 应用领域
英特尔 - INTEL LTE输入元件可编程逻辑
页数 文件大小 规格书
94页 780K
描述
LOADABLE PLD, 1.79ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672

EP20K1000CF672C-8 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Active零件包装代码:BGA
包装说明:27 X 27 MM, 1 MM PITCH, FBGA-672针数:672
Reach Compliance Code:compliant风险等级:5.12
JESD-30 代码:S-PBGA-B672JESD-609代码:e0
长度:27 mm专用输入次数:4
I/O 线路数量:508端子数量:672
最高工作温度:85 °C最低工作温度:
组织:4 DEDICATED INPUTS, 508 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:BGA
封装形状:SQUARE封装形式:GRID ARRAY
峰值回流温度(摄氏度):220可编程逻辑类型:LOADABLE PLD
传播延迟:1.79 ns认证状态:Not Qualified
座面最大高度:3.5 mm最大供电电压:1.89 V
最小供电电压:1.71 V标称供电电压:1.8 V
表面贴装:YES温度等级:OTHER
端子面层:TIN LEAD端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:30宽度:27 mm
Base Number Matches:1

EP20K1000CF672C-8 数据手册

 浏览型号EP20K1000CF672C-8的Datasheet PDF文件第1页浏览型号EP20K1000CF672C-8的Datasheet PDF文件第2页浏览型号EP20K1000CF672C-8的Datasheet PDF文件第4页浏览型号EP20K1000CF672C-8的Datasheet PDF文件第5页浏览型号EP20K1000CF672C-8的Datasheet PDF文件第6页浏览型号EP20K1000CF672C-8的Datasheet PDF文件第7页 
APEX 20KC Programmable Logic Device Data Sheet  
Advanced interconnect structure  
Copper interconnect for high performance  
Four-level hierarchical FastTrack® interconnect structure  
providing fast, predictable interconnect delays  
Dedicated carry chain that implements arithmetic functions such  
as fast adders, counters, and comparators (automatically used by  
software tools and megafunctions)  
Dedicated cascade chain that implements high-speed,  
high-fan-in logic functions (automatically used by software tools  
and megafunctions)  
Interleaved local interconnect allows one LE to drive 29 other  
LEs through the fast local interconnect  
Advanced software support  
Software design support and automatic place-and-route  
provided by the Altera® QuartusTM II development system for  
Windows-based PCs, Sun SPARCstations, and HP 9000  
Series 700/800 workstations  
Altera MegaCore® functions and Altera Megafunction Partners  
Program (AMPPSM) megafunctions optimized for APEX 20KC  
architecture available  
NativeLinkTM integration with popular synthesis, simulation,  
and timing analysis tools  
Quartus II SignalTap® embedded logic analyzer simplifies  
in-system design evaluation by giving access to internal nodes  
during device operation  
Supports popular revision-control software packages including  
PVCS, RCS, and SCCS  
Table 3. APEX 20KC QFP & BGA Package Options & I/O Count Notes (1), (2)  
Device  
208-Pin PQFP 240-Pin PQFP 356-Pin BGA 652-Pin BGA  
EP20K200C  
EP20K400C  
EP20K600C  
EP20K1000C  
136  
168  
271  
488  
488  
488  
Altera Corporation  
3

与EP20K1000CF672C-8相关器件

型号 品牌 描述 获取价格 数据表
EP20K1000CF672C9N INTEL Loadable PLD, 2.02ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672

获取价格

EP20K1000CF672I7ES ETC ASIC

获取价格

EP20K1000CF672I8ES ETC ASIC

获取价格

EP20K1000CF672I9ES ETC ASIC

获取价格

EP20K1000E ALTERA Programmable Logic Device Family

获取价格

EP20K1000EBC652-1ES ETC FPGA

获取价格