5秒后页面跳转
EDJ1108DJBG-MU-F PDF预览

EDJ1108DJBG-MU-F

更新时间: 2024-01-01 22:16:23
品牌 Logo 应用领域
尔必达 - ELPIDA 时钟
页数 文件大小 规格书
33页 448K
描述
Differential clock inputs

EDJ1108DJBG-MU-F 技术参数

生命周期:Obsolete零件包装代码:BGA
包装说明:TFBGA,针数:78
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.32.00.32风险等级:5.83
访问模式:MULTI BANK PAGE BURST其他特性:AUTO/SELF REFRESH
JESD-30 代码:R-PBGA-B78JESD-609代码:e1
长度:11 mm内存密度:1073741824 bit
内存集成电路类型:DRAM MODULE内存宽度:8
功能数量:1端口数量:1
端子数量:78字数:134217728 words
字数代码:128000000工作模式:SYNCHRONOUS
最高工作温度:85 °C最低工作温度:
组织:128MX8封装主体材料:PLASTIC/EPOXY
封装代码:TFBGA封装形状:RECTANGULAR
封装形式:GRID ARRAY, THIN PROFILE, FINE PITCH座面最大高度:1.2 mm
自我刷新:YES最大供电电压 (Vsup):1.45 V
最小供电电压 (Vsup):1.283 V标称供电电压 (Vsup):1.35 V
表面贴装:YES技术:CMOS
温度等级:OTHER端子面层:TIN SILVER COPPER
端子形式:BALL端子节距:0.8 mm
端子位置:BOTTOM宽度:7.5 mm
Base Number Matches:1

EDJ1108DJBG-MU-F 数据手册

 浏览型号EDJ1108DJBG-MU-F的Datasheet PDF文件第2页浏览型号EDJ1108DJBG-MU-F的Datasheet PDF文件第3页浏览型号EDJ1108DJBG-MU-F的Datasheet PDF文件第4页浏览型号EDJ1108DJBG-MU-F的Datasheet PDF文件第5页浏览型号EDJ1108DJBG-MU-F的Datasheet PDF文件第6页浏览型号EDJ1108DJBG-MU-F的Datasheet PDF文件第7页 
COVER  
DATA SHEET  
1G bits DDR3 SDRAM  
EDJ1108DJBG (128M words × 8 bits)  
EDJ1116DJBG (64M words × 16 bits)  
Specifications  
Features  
• Density: 1G bits  
• Organization  
• Double-data-rate architecture: two data transfers per  
clock cycle  
• The high-speed data transfer is realized by the 8 bits  
prefetch pipelined architecture  
• Bi-directional differential data strobe (DQS and /DQS)  
is transmitted/received with data for capturing data at  
the receiver  
• DQS is edge-aligned with data for READs; center-  
aligned with data for WRITEs  
• Differential clock inputs (CK and /CK)  
— 16M words × 8 bits × 8 banks (EDJ1108DJBG)  
— 8M words × 16 bits × 8 banks (EDJ1116DJBG)  
• Package  
— 78-ball FBGA (EDJ1108DJBG)  
— 96-ball FBGA (EDJ1116DJBG)  
— Lead-free (RoHS compliant) and Halogen-free  
• Power supply: VDD = 1.5V 0.075V  
• Data rate  
• DLL aligns DQ and DQS transitions with CK transitions  
— 2133Mbps/1866Mbps/1600Mbps/1333Mbps (max)  
• 1KB page size (EDJ1108DJBG)  
— Row address: A0 to A13  
• Commands entered on each positive CK edge; data  
and data mask referenced to both edges of DQS  
• Data mask (DM) for write data  
— Column address: A0 to A9  
• 2KB page size (EDJ1116DJBG)  
— Row address: A0 to A12  
• Posted /CAS by programmable additive latency for  
better command and data bus efficiency  
• On-Die Termination (ODT) for better signal quality  
— Synchronous ODT  
— Column address: A0 to A9  
— Dynamic ODT  
— Asynchronous ODT  
• Eight internal banks for concurrent operation  
• Interface: SSTL_15  
• Multi Purpose Register (MPR) for pre-defined pattern  
read out  
• ZQ calibration for DQ drive and ODT  
• /RESET pin for Power-up sequence and reset function  
• SRT range:  
• Burst length (BL): 8 and 4 with Burst Chop (BC)  
• Burst type (BT):  
— Sequential (8, 4 with BC)  
— Interleave (8, 4 with BC)  
• /CAS Latency (CL): 5, 6, 7, 8, 9, 10, 11, 13, 14  
• /CAS Write Latency (CWL): 5, 6, 7, 8, 9, 10  
• Precharge: auto precharge option for each burst  
access  
• Driver strength: RZQ/7, RZQ/6 (RZQ = 240)  
• Refresh: auto-refresh, self-refresh  
• Refresh cycles  
— Normal/extended  
• Programmable Output driver impedance control  
• Seamless BL4 access with bank-grouping  
— Applied only for DDR3-1333 and 1600  
— Average refresh period  
7.8µs at 0°C TC +85°C  
3.9µs at +85°C < TC +95°C  
• Operating case temperature range  
— TC = 0°C to +95°C  
Document. No. E1729E30 (Ver. 3.0)  
Date Published August 2012 (K) Japan  
Printed in Japan  
URL: http://www.elpida.com  
©Elpida Memory, Inc. 2010-2012  

与EDJ1108DJBG-MU-F相关器件

型号 品牌 描述 获取价格 数据表
EDJ1108EJBG ELPIDA Differential clock inputs

获取价格

EDJ1108EJBG-DJ-F ELPIDA Differential clock inputs

获取价格

EDJ1108EJBG-GN-F ELPIDA Differential clock inputs

获取价格

EDJ1108EJBG-JS-F ELPIDA Differential clock inputs

获取价格

EDJ1116BABG ELPIDA 1G bits DDR3 SDRAM

获取价格

EDJ1116BABG-8A-E ELPIDA 1G bits DDR3 SDRAM

获取价格