5秒后页面跳转
CY2DL814ZXCT PDF预览

CY2DL814ZXCT

更新时间: 2024-10-01 03:02:43
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 时钟驱动器逻辑集成电路光电二极管
页数 文件大小 规格书
8页 191K
描述
ComLink⑩ Series

CY2DL814ZXCT 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:TSSOP包装说明:TSSOP, TSSOP16,.25
针数:16Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.68
系列:2DL输入调节:DIFFERENTIAL
JESD-30 代码:R-PDSO-G16JESD-609代码:e3
长度:5 mm逻辑集成电路类型:LOW SKEW CLOCK DRIVER
湿度敏感等级:3功能数量:1
反相输出次数:端子数量:16
实输出次数:4最高工作温度:70 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP16,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260电源:3.3 V
Prop。Delay @ Nom-Sup:5 ns传播延迟(tpd):5 ns
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.2 ns
座面最大高度:1.1 mm子类别:Clock Drivers
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Matte Tin (Sn)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:20宽度:4.4 mm
Base Number Matches:1

CY2DL814ZXCT 数据手册

 浏览型号CY2DL814ZXCT的Datasheet PDF文件第2页浏览型号CY2DL814ZXCT的Datasheet PDF文件第3页浏览型号CY2DL814ZXCT的Datasheet PDF文件第4页浏览型号CY2DL814ZXCT的Datasheet PDF文件第5页浏览型号CY2DL814ZXCT的Datasheet PDF文件第6页浏览型号CY2DL814ZXCT的Datasheet PDF文件第7页 
ComLink™ Series  
CY2DL814  
1:4 Clock Fanout Buffer  
Features  
Description  
• Low-voltage operation  
• VDD = 3.3V  
• 1:4 Fanout  
• Single-input configurable for  
— LVDS, LVPECL, or LVTTL  
The Cypress CY2 series of network circuits is produced using  
advanced 0.35-micron CMOS technology, achieving the  
industry’s fastest logic.  
The Cypress CY2DL814 fanout buffer features a single  
LVDS-, LVPECL-, or LVTTL-compatible input and four LVDS  
output pairs.  
Designed for data-communication clock management applica-  
tions, the fanout from a single input reduces loading on the  
input clock.  
The CY2DL814 is ideal for both level translations from single  
ended to LVDS and/or for the distribution of LVDS-based clock  
signals. The Cypress CY2DL814 has configurable input and  
output functions. The input can be selectable for  
LVPECL/LVTTL or LVDS signals while the output driver’s  
support standard and high drive LVDS. Drive either a 50-ohm  
or 100-ohm line with a single part number/device.  
— Four differential pairs of LVDS outputs  
• Drives 50- or 100-ohm load (selectable)  
• Low input capacitance  
• 85 ps typical output-to-output skew  
• <4 ns typical propagation delay  
• Does not exceed Bellcore 802.3 standards  
• Operation at 350 MHz – 700 Mbps  
• Industrial versions available  
• Packages available include TSSOP/SOIC  
Block Diagram  
Pin Configuration  
EN1  
EN2  
EN1  
16  
15  
14  
13  
12  
11  
Q1A  
Q1B  
1
2
3
4
5
6
7
8
CONFIG  
CNTRL  
VDD  
Q1A  
Q1B  
Q2A  
Q2B  
Q3A  
Q3B  
Q4A  
Q4B  
GND  
IN+  
IN-  
Q2A  
Q2B  
IN+  
IN-  
10  
EN2  
9
LVDS /  
LVPECL /  
LVTTL  
Q3A  
Q3B  
16-pin TSSOP/SOIC  
CONFIG  
Q4A  
Q4B  
CNTRL  
OUTPUT  
LVDS  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Document #: 38-07057 Rev. *B  
Revised June 20, 2005  

CY2DL814ZXCT 替代型号

型号 品牌 替代类型 描述 数据表
CY2DL814ZXIT CYPRESS

类似代替

ComLink⑩ Series
CY2DL814ZXI CYPRESS

类似代替

ComLink⑩ Series

与CY2DL814ZXCT相关器件

型号 品牌 获取价格 描述 数据表
CY2DL814ZXI CYPRESS

获取价格

ComLink⑩ Series
CY2DL814ZXIT CYPRESS

获取价格

ComLink⑩ Series
CY2DL818 CYPRESS

获取价格

1:8 Clock Fanout Buffer
CY2DL818ZC CYPRESS

获取价格

1:8 Clock Fanout Buffer
CY2DL818ZCT CYPRESS

获取价格

1:8 Clock Fanout Buffer
CY2DL818ZI CYPRESS

获取价格

1:8 Clock Fanout Buffer
CY2DL818ZIT CYPRESS

获取价格

1:8 Clock Fanout Buffer
CY2DM1502 CYPRESS

获取价格

1:2 CML / LVPECL Input to CML Output Fanout Buffer
CY2DM1502ZXC CYPRESS

获取价格

1:2 CML / LVPECL Input to CML Output Fanout Buffer
CY2DM1502ZXCT CYPRESS

获取价格

1:2 CML / LVPECL Input to CML Output Fanout Buffer