5秒后页面跳转
CD4007UBMS PDF预览

CD4007UBMS

更新时间: 2024-01-08 21:55:19
品牌 Logo 应用领域
英特矽尔 - INTERSIL /
页数 文件大小 规格书
9页 107K
描述
CMOS Dual Complementary Pair Plus Inverter

CD4007UBMS 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:DFP, FL14,.3Reach Compliance Code:unknown
风险等级:5.64JESD-30 代码:R-XDFP-F14
JESD-609代码:e0端子数量:14
最高工作温度:125 °C最低工作温度:-55 °C
封装主体材料:CERAMIC封装代码:DFP
封装等效代码:FL14,.3封装形状:RECTANGULAR
封装形式:FLATPACK电源:5/15 V
认证状态:Not Qualified筛选级别:38535V;38534K;883S
子类别:Gates表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb)端子形式:FLAT
端子节距:1.27 mm端子位置:DUAL
Base Number Matches:1

CD4007UBMS 数据手册

 浏览型号CD4007UBMS的Datasheet PDF文件第2页浏览型号CD4007UBMS的Datasheet PDF文件第3页浏览型号CD4007UBMS的Datasheet PDF文件第4页浏览型号CD4007UBMS的Datasheet PDF文件第5页浏览型号CD4007UBMS的Datasheet PDF文件第6页浏览型号CD4007UBMS的Datasheet PDF文件第7页 
CD4007UBMS  
CMOS Dual Complementary Pair Plus Inverter  
November 1994  
Features  
Pinout  
CD4007UBMS  
TOP VIEW  
• High-Voltage Type (20V Rating)  
• Standardized Symmetrical Output Characteristics  
• Medium Speed Operation  
Q2 (P) DRAIN  
Q2 (P) SOURCE  
Q2 GATES  
1
2
3
4
5
6
7
14 VDD, Q1, Q2, Q3 (P)  
SUBSTRATES, Q1(P) DRAIN  
- tPHL, tPLH = 30 ns (typ) at 10V  
13 Q1 (P) SOURCE  
12 Q3 (N) DRAIN, Q3 (P) SOURCE  
11 Q3 (P) DRAIN  
• 100% Tested for Maximum Quiescent Current at 20V  
• Meets All Requirements of JEDEC Tentative Stan-  
dards No. 13B, “Standard Specifications for Descrip-  
tion of “B” Series CMOS Devices”  
Q2 (N) SOURCE  
Q2 (N) DRAIN  
Q1 GATES  
10 Q3 GATES  
9
8
Q3 (N) SOURCE  
Q1 (N) DRAIN  
• Maximum Input Current of 1µA at 18V Over Full Pack-  
VSS, Q1, Q2, Q3 (N)  
SUBSTRATES Q1 (N)  
SOURCE  
age-Temperature Range; 100nA at 18V and +25oC  
Applications  
• Extremely High-Input Impedance Amplifiers  
• Shapers  
Functional Diagram  
14  
2
11  
p
• Inverters  
• Threshold Detector  
• Linear Amplifiers  
• Crystal Oscillators  
p
p
13  
1
6
3
10  
12  
8
5
Description  
n
n
n
CD4007BMS types are comprised of three n-channel and  
three p-channel enhancement-type MOS transistors. The  
transistor elements are accessible through the package ter-  
minals to provide a convenient means for constructing the  
various typical circuits as shown in Figure 2.  
7
4
9
TERMINAL NO. 14 - VDD  
TERMINAL NO. 7 - VSS  
More complex functions are possible using multiple pack-  
ages. Numbers shown in parentheses indicate terminals that  
are connected together to form the various configurations  
listed.  
The CD4007BMS is supplied in these 14 lead outline pack-  
ages:  
Braze Seal DIP  
Frit Seal DIP  
H4Q  
H1B  
Ceramic Flatpack H3W  
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.  
File Number 3291  
1-888-INTERSIL or 321-724-7143 | Copyright © Intersil Corporation 1999  
7-666  

与CD4007UBMS相关器件

型号 品牌 获取价格 描述 数据表
CD4007UBMT TI

获取价格

CMOS DUAL COMPLEMENTARY PAIR PLUS INVERTER
CD4007UBMTE4 ROCHESTER

获取价格

Inverter, 4000/14000/40000 Series, 3-Func, 1-Input, CMOS, PDSO14, GREEN, PLASTIC, MS-012AB
CD4007UBMTE4 TI

获取价格

4000/14000/40000 SERIES, TRIPLE 1-INPUT INVERT GATE, PDSO14, GREEN, PLASTIC, MS-012AB, SOI
CD4007UBNSR TI

获取价格

CMOS DUAL COMPLEMENTARY PAIR PLUS INVERTER
CD4007UBNSRE4 TI

获取价格

4000/14000/40000 SERIES, TRIPLE 1-INPUT INVERT GATE, PDSO14, GREEN, PLASTIC, SOP-14
CD4007UBPW TI

获取价格

CMOS DUAL COMPLEMENTARY PAIR PLUS INVERTER
CD4007UBPWE4 ROCHESTER

获取价格

Inverter, 4000/14000/40000 Series, 3-Func, 1-Input, CMOS, PDSO14, GREEN, PLASTIC, TSSOP-14
CD4007UBPWE4 TI

获取价格

4000/14000/40000 SERIES, TRIPLE 1-INPUT INVERT GATE, PDSO14, GREEN, PLASTIC, TSSOP-14
CD4007UBPWG4 ROCHESTER

获取价格

Inverter, 4000/14000/40000 Series, 3-Func, 1-Input, CMOS, PDSO14, GREEN, PLASTIC, TSSOP-14
CD4007UBPWR TI

获取价格

CMOS DUAL COMPLEMENTARY PAIR PLUS INVERTER