5秒后页面跳转
97U877KLF-T PDF预览

97U877KLF-T

更新时间: 2024-01-16 01:43:19
品牌 Logo 应用领域
艾迪悌 - IDT /
页数 文件大小 规格书
13页 129K
描述
Clock Driver

97U877KLF-T 技术参数

是否Rohs认证: 符合生命周期:Obsolete
包装说明:,Reach Compliance Code:compliant
风险等级:5.84Base Number Matches:1

97U877KLF-T 数据手册

 浏览型号97U877KLF-T的Datasheet PDF文件第7页浏览型号97U877KLF-T的Datasheet PDF文件第8页浏览型号97U877KLF-T的Datasheet PDF文件第9页浏览型号97U877KLF-T的Datasheet PDF文件第10页浏览型号97U877KLF-T的Datasheet PDF文件第12页浏览型号97U877KLF-T的Datasheet PDF文件第13页 
ICS97U877  
Figure 11. AVDD Filtering  
- Place the 2200pF capacitor close to the PLL.  
- Use a wide trace for the PLL analog power & ground. Connect PLL & caps to AGND trace & connect trace to one  
GND via (farthest from PLL).  
- Recommended bead: Fair-Rite P/N 2506036017Y0 or equivalent (0.8 Ohm DC max, 600 Ohms @ 100 MHz).  
0792A—04/15/04  
11  

与97U877KLF-T相关器件

型号 品牌 描述 获取价格 数据表
97U877K-T IDT Clock Driver

获取价格

97U877YHLF-T IDT PLL Based Clock Driver, 97U Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, LEAD

获取价格

97U877YKLF-T IDT PLL Based Clock Driver, 97U Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, LEAD

获取价格

97U877YK-T IDT PLL Based Clock Driver, 97U Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, PLAST

获取价格

97ULP877BH IDT CABGA-52, Tray

获取价格

97ULP877BHLF-T IDT PLL Based Clock Driver, 97ULP Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, LEA

获取价格