5秒后页面跳转
8430DY-111 PDF预览

8430DY-111

更新时间: 2024-02-23 12:22:06
品牌 Logo 应用领域
艾迪悌 - IDT 驱动逻辑集成电路
页数 文件大小 规格书
18页 172K
描述
Clock Driver, 8430 Series, 2 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBA, LQFP-32

8430DY-111 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:7 X 7 MM, 1.40 MM HEIGHT, MS-026BBA, LQFP-32针数:32
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.62
系列:8430输入调节:DIFFERENTIAL MUX
JESD-30 代码:S-PQFP-G32JESD-609代码:e0
长度:7 mm逻辑集成电路类型:CLOCK DRIVER
湿度敏感等级:3功能数量:1
反相输出次数:端子数量:32
实输出次数:2最高工作温度:70 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE峰值回流温度(摄氏度):240
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.015 ns
座面最大高度:1.6 mm最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:GULL WING
端子节距:0.8 mm端子位置:QUAD
处于峰值回流温度下的最长时间:20宽度:7 mm
Base Number Matches:1

8430DY-111 数据手册

 浏览型号8430DY-111的Datasheet PDF文件第3页浏览型号8430DY-111的Datasheet PDF文件第4页浏览型号8430DY-111的Datasheet PDF文件第5页浏览型号8430DY-111的Datasheet PDF文件第7页浏览型号8430DY-111的Datasheet PDF文件第8页浏览型号8430DY-111的Datasheet PDF文件第9页 
700MHz, Low Jitter, Differential-to-  
3.3V LVPECL Frequency Synthesizer  
ICS8430-111  
PRELIMINARY DATA SHEET  
TABLE 4C. DIFFERENTIAL DC CHARACTERISTICS, VCC = VCCA = VCCO = 3.3V 5%, TA = 0°C TO 70°C  
Symbol Parameter  
IIH Input High Current  
Test Conditions  
VIN = VCC = 3.465V  
VIN = VCC = 3.465V  
IN = 0V, VCC = 3.465V  
IN = 0V, VCC = 3.465V  
Minimum Typical Maximum Units  
µA  
µA  
nCLK  
CLK  
5
150  
nCLK  
CLK  
V
V
-150  
-5  
µA  
µA  
V
IIL  
Input Low Current  
VPP  
Peak-to-Peak Input Voltage  
0.15  
1.3  
Common Mode Input Voltage;  
NOTE 1, 2  
VCMR  
V
EE + 0.5  
VCC - 0.85  
V
NOTE 1: For single ended applications, the maximum input voltage for CLK, nCLK is VCC + 0.3V.  
NOTE 2: Common mode voltage is defined as VIH.  
TABLE 4D. LVPECL DC CHARACTERISTICS, VCC = VCCA = VCCO = 3.3V 5%, TA = 0°C TO 70°C  
Symbol  
VOH  
Parameter  
Test Conditions  
Minimum  
VCCO - 1.4  
VCCO - 2.0  
0.6  
Typical  
Maximum Units  
Output High Voltage; NOTE 1  
Output Low Voltage; NOTE 1  
Peak-to-Peak Output Voltage Swing  
VCCO - 0.9  
VCCO - 1.7  
1.0  
V
V
V
VOL  
VSWING  
NOTE 1: Outputs terminated with 50Ω to VCCO - 2V. See 3.3V Output Load Test Circuit figure in the  
Parameter Measurement Information section.  
TABLE 5. INPUT FREQUENCY CHARACTERISTICS, VCC = VCCA = VCCO = 3.3V 5%, TA = 0°C TO 70°C  
Symbol Parameter  
Test Conditions  
Minimum Typical Maximum Units  
TEST_CLK; NOTE 1  
14  
14  
27  
27  
50  
MHz  
MHz  
MHz  
fIN  
Input Frequency CLK, nCLK; NOTE 1  
S_CLOCK  
NOTE1: For the differential input and reference frequency range, the M value must be set for the VCO to operate within  
the 200MHz to 700MHz range. Using the minimum input frequency of 14MHz, valid values of M are 115 M 400.  
Using the maximum frequency of 27MHz, valid values of M are 60 M 208.  
ICS8430DY-111 REVISION F JUNE 22, 2009  
6
©2009 Integrated Device Technology, Inc.  

与8430DY-111相关器件

型号 品牌 描述 获取价格 数据表
8430DY-111LF IDT Clock Driver, 8430 Series, 2 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40

获取价格

8430DY-111LFT IDT Clock Driver, 8430 Series, 2 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40

获取价格

8430DY-111T IDT Clock Driver, 8430 Series, 2 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40

获取价格

8430S07AKILF IDT Clock Generator for Cavium Processors

获取价格

8430S07AKILFT IDT Clock Generator for Cavium Processors

获取价格

8430S10AYI-02LFT IDT Processor Specific Clock Generator, 133.333MHz, PQFP48, 7 X 7 MM, 1 MM HEIGHT, ROHS COMPLI

获取价格