5秒后页面跳转
8430AY-71 PDF预览

8430AY-71

更新时间: 2024-02-20 08:46:58
品牌 Logo 应用领域
艾迪悌 - IDT /
页数 文件大小 规格书
16页 210K
描述
Clock Generator, PQFP32

8430AY-71 技术参数

是否Rohs认证: 不符合生命周期:Active
Reach Compliance Code:not_compliant风险等级:5.88
JESD-30 代码:S-PQFP-G32JESD-609代码:e0
湿度敏感等级:3端子数量:32
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:QFP
封装等效代码:QFP32,.35SQ,32封装形状:SQUARE
封装形式:FLATPACK电源:3.3 V
认证状态:Not Qualified子类别:Clock Generators
标称供电电压:3.3 V表面贴装:YES
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:GULL WING端子节距:0.8 mm
端子位置:QUADBase Number Matches:1

8430AY-71 数据手册

 浏览型号8430AY-71的Datasheet PDF文件第1页浏览型号8430AY-71的Datasheet PDF文件第3页浏览型号8430AY-71的Datasheet PDF文件第4页浏览型号8430AY-71的Datasheet PDF文件第5页浏览型号8430AY-71的Datasheet PDF文件第6页浏览型号8430AY-71的Datasheet PDF文件第7页 
ICS8430-71  
Integrated  
Circuit  
Systems, Inc.  
700MH  
Z, LOW  
J
ITTER, CRYSTAL  
I
NTERFACE  
/
LVCMOS-TO-3.3V LVPECL FREQUENCY  
SYNTHESIZER  
FUNCTIONAL DESCRIPTION  
specific default state that will automatically occur during  
power-up. The TEST output is LOW when operating in the  
parallel input mode. The relationship between the VCO fre-  
quency, the crystal frequency and the M divider is defined as  
NOTE: The functional description that follows describes op-  
eration using a 16MHz crystal. Valid PLL loop divider values  
for different crystal or input frequencies are defined in the In-  
put Frequency Characteristics, Table 5, NOTE 1.  
fxtal  
16  
follows:  
x 2M  
fVCO =  
The ICS8430-71 features a fully integrated PLL and therefore  
requires no external components for setting the loop band-  
width. A parallel-resonant, fundamental crystal is used as the  
input to the on-chip oscillator. The output of the oscillator is  
divided by 16 prior to the phase detector.With a 16MHz crys-  
tal, this provides a 1MHz reference frequency. The VCO of  
the PLL operates over a range of 250MHz to 700MHz. The  
output of the M divider is also applied to the phase detector.  
The M value and the required values of M0 through M8 are  
shown in Table 3B, Programmable VCO Frequency Function  
Table.Valid M values for which the PLL will achieve lock for a  
16MHz reference are defined as 125 M 350.The frequency  
fVCO fxtal 2M  
out is defined as follows:  
fout  
x
=
=
N
16  
N
Serial operation occurs when nP_LOAD is HIGH and S_LOAD  
is LOW. The shift register is loaded by sampling the S_DATA  
bits with the rising edge of S_CLOCK. The contents of the  
shift register are loaded into the M divider and N output di-  
vider when S_LOAD transitions from LOW-to-HIGH. The M  
divide and N output divide values are latched on the HIGH-  
to-LOW transition of S_LOAD. If S_LOAD is held HIGH, data  
at the S_DATA input is passed directly to the M divider and N  
output divider on each rising edge of S_CLOCK. The serial  
mode can be used to program the M and N bits and test bits  
T1 andT0.The internal registers T0 andT1 determine the state  
of the TEST output as follows:  
The phase detector and the M divider force the VCO output  
frequency to be 2M times the reference frequency by adjust-  
ing the VCO control voltage. Note that for some values of M  
(either too high or too low), the PLL will not achieve lock.The  
output of the VCO is scaled by a divider prior to being sent to  
each of the LVPECL output buffers. The divider provides a  
50% output duty cycle.  
The programmable features of the ICS8430-71 support two  
input modes to program the M divider and N output divider.  
The two input operational modes are parallel and serial. Fig-  
ure 1 shows the timing diagram for each mode. In parallel  
mode, the nP_LOAD input is initially LOW.The data on inputs  
M0 through M8 and N0 through N2 is passed directly to the M  
divider and N output divider. On the LOW-to-HIGH transition  
of the nP_LOAD input, the data is latched and the M divider  
remains loaded until the next LOW transition on nP_LOAD or  
until a serial event occurs. As a result, the M and N bits can  
be hardwired to set the M divider and N output divider to a  
T1 T0  
TEST Output  
LOW  
0
0
1
1
0
1
0
1
S_Data clocked into register  
Output of M divider  
CMOS Fout  
SERIAL LOADING  
S_CLOCK  
S_DATA  
S_LOAD  
nP_LOAD  
T1  
T0  
N2  
N1  
N0 M8 M7 M6 M5 M4 M3 M2 M1 M0  
t
t
H
S
t
S
PARALLEL LOADING  
M0:M8, N0:N2  
nP_LOAD  
M, N  
t
t
H
Time  
S
FIGURE 1. PARALLEL & SERIAL LOAD OPERATIONS  
www.icst.com/products/hiperclocks.html  
8430AY-71  
REV. B JANUARY 27, 2005  
2

与8430AY-71相关器件

型号 品牌 描述 获取价格 数据表
8430AY-71T IDT Clock Generator, PQFP32

获取价格

8430AYI-61 IDT Clock Generator, 500MHz, PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBA, LQFP-32

获取价格

8430AYI-61LF IDT LVPECL Frequeny Synthesizer

获取价格

8430AYI-61LFT IDT LVPECL Frequeny Synthesizer

获取价格

8430AYI-61T IDT Clock Generator, 500MHz, PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBA, LQFP-32

获取价格

8430AYI-71 IDT Clock Generator, PQFP32

获取价格