5秒后页面跳转
843002BY-31LFT PDF预览

843002BY-31LFT

更新时间: 2024-02-20 13:10:34
品牌 Logo 应用领域
艾迪悌 - IDT 时钟外围集成电路
页数 文件大小 规格书
28页 447K
描述
Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64

843002BY-31LFT 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Obsolete零件包装代码:QFP
包装说明:10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64针数:64
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.78
Is Samacsys:NJESD-30 代码:S-PQFP-G64
JESD-609代码:e3长度:10 mm
端子数量:64最高工作温度:70 °C
最低工作温度:最大输出时钟频率:700 MHz
封装主体材料:PLASTIC/EPOXY封装代码:TFQFP
封装形状:SQUARE封装形式:FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度):260认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压:3.465 V
最小供电电压:3.135 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:MATTE TIN
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:10 mmuPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHER
Base Number Matches:1

843002BY-31LFT 数据手册

 浏览型号843002BY-31LFT的Datasheet PDF文件第2页浏览型号843002BY-31LFT的Datasheet PDF文件第3页浏览型号843002BY-31LFT的Datasheet PDF文件第4页浏览型号843002BY-31LFT的Datasheet PDF文件第5页浏览型号843002BY-31LFT的Datasheet PDF文件第6页浏览型号843002BY-31LFT的Datasheet PDF文件第7页 
PRELIMINARY  
FEMTOCLOCKS™ VCXO BASED  
FREQUENCY TRANSLATOR/JITTER ATTENUATOR  
ICS843002-31  
GENERAL DESCRIPTION  
FEATURES  
The ICS843002-31 is  
a member of the  
Outputs:  
ICS  
HiPerClockS™  
HiperClockS™ family of high performance clock  
solutions from IDT. This monolithic device is a high-  
performance, PLL-based synchronous clock  
generator and jitter attenuation circuit. The  
Two high frequency differential LVPECL outputs  
Output frequency: up to 700MHz  
One LVCMOS/LVTTL VCXO PLL output with output enable  
One Reference clock output with output enable  
One LOCK detect output  
ICS843002-31 contains two clock multiplication stages that are  
cascaded in series. The first stage is a VCXO-based PLL that  
is optimized to provide reference clock jitter attenuation, to be  
jitter tolerant, and to provide a stable reference clock for the  
second multiplication stage.The second stage is the proprietary  
IDT FemtoClock™circuit which is a high-frequency, sub-  
picosecond clock multiplier.  
Input mux supports 3 selectable inputs: one differential input  
pair and two LVCMOS/LVTTL input clocks  
13-bit VCXO PLL feedback and reference dividers provide  
wide range of frequency translation ratio options  
FemtoClock frequency multiplier supports rate of:  
The VCXO PLL has an on-chip VCXO circuit that uses an  
external, inexpensive pullable crystal in the 17.5 to 25MHz  
range. The PLL includes 13 bit reference and feedback  
dividers supporting complex PLL multiplication ratios and  
input reference clock rates as low as 2.3kHz. External loop  
filter components are used (two resistors and two capacitors)  
to achieve the low loop bandwidth needed for jitter atten-  
uation of a recovered data clock.  
560MHz - 700MHz  
‘Lock Detect’ output reports lock status of VCXO PLL  
VCXO PLL circuit provides jitter attenuation with  
loop bandwidth of 250Hz and below (user adjustable)  
RMS phase jitter, random at 12kHz to 20MHz:  
<1ps (design target)  
The FemtoClock circuit can multiply the VCXO crystal frequency  
by a factor of 28 or 32 (selectable) and provide a clock output of  
up to 700MHz.  
3.3V supply voltage  
0°C to 70°C ambient operating temperature  
Industrial temperature information available upon request  
Clock Input/Output Configuration:  
Available in both standard (RoHS 5) and lead-free (RoHS 6)  
packages  
• Clock Inputs - one differential pair, two singled ended  
(mux selected)  
• Differential input pair can support LVPECL, LVDS,  
LVHSTL, SSTL, HCSL or single-ended LVCMOS  
or LVTTL levels  
PIN ASSIGNMENT  
• Singled ended inputs can support LVCMOS or  
LVTTL levels  
64 63 62 61 60 59 58 57 56 55 54 53 52 5150 49  
• Clock Outputs, FemtoClockS two LVPECL pairs  
(selectable output dividers)  
1
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
VEE  
LF1  
LF0  
2
REF_CLK  
VCLK  
LOCK  
VCCO_CMOS  
nQB  
3
• Clock Output, VCXO – one single ended output  
(at VCXO crystal frequency)  
ISET  
VEE  
4
5
NV1  
• Clock Output, other – VCXO reference clock  
6
NV0  
ICS843002-31  
64-Lead TQFP, EPAD  
10mm x 10mm x 1.0mm  
package body  
7
QB  
VCC  
8
VEE  
MR  
Example Applications:  
9
nQA  
CLK0  
nCLK0  
OE_REF  
CLK1  
VCC  
• SONET/SDH line card clock generator (up to 622.08MHz  
for OC-48) using 8kHz frame clock as input reference  
10  
11  
QA  
Y package  
Top View  
VCCO_PECL  
MP  
• Jitter attenuation of a recovered communications clock  
12  
13  
14  
NPB0  
NPB1  
NPB2  
VCCA  
• Complex-ratio clock frequency translation between  
various communication protocols, such as:  
• For telecom, OC-12 to E3 rate conversion, 622.08MHz  
to 34.368MHz, PLL ratio of 179/32  
SEL1  
SEL0  
CLK2  
15  
16  
1718 19 20 2122 23 2425 26 27 28 29 30 31 32  
• For digital video, ITU-R601 to SMPTE 252M/59.94,  
27MHz to 74.17582MHz, PLL ratio of 250/91  
The Preliminary Information presented herein represents a product in pre-production.The noted characteristics are based on initial product characterization  
and/or qualification.Integrated DeviceTechnology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.  
IDT/ ICSVCXO FREQUENCY TRANSLATOR/JITTER ATTENUATOR  
1
ICS843002BY-31 REV. C February 23, 2009  

与843002BY-31LFT相关器件

型号 品牌 描述 获取价格 数据表
843002BY-31T IDT Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, MS-026ACD-HD, TQFP-64

获取价格

843002CY-31LF IDT Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026, TQFP-64

获取价格

843002CY-31LFT IDT Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026, TQFP-64

获取价格

843002I-01 IDT LVPECL Frequency Synthesizer

获取价格

843002JT12N APITECH General Purpose Inductor

获取价格

843002JT15N FILTRAN MULTILAYER Ceramic Chip Inductor

获取价格