5秒后页面跳转
843002BY-31LFT PDF预览

843002BY-31LFT

更新时间: 2024-01-02 05:09:18
品牌 Logo 应用领域
艾迪悌 - IDT 时钟外围集成电路
页数 文件大小 规格书
28页 447K
描述
Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64

843002BY-31LFT 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Obsolete零件包装代码:QFP
包装说明:10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64针数:64
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.78
Is Samacsys:NJESD-30 代码:S-PQFP-G64
JESD-609代码:e3长度:10 mm
端子数量:64最高工作温度:70 °C
最低工作温度:最大输出时钟频率:700 MHz
封装主体材料:PLASTIC/EPOXY封装代码:TFQFP
封装形状:SQUARE封装形式:FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度):260认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压:3.465 V
最小供电电压:3.135 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:MATTE TIN
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:10 mmuPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHER
Base Number Matches:1

843002BY-31LFT 数据手册

 浏览型号843002BY-31LFT的Datasheet PDF文件第1页浏览型号843002BY-31LFT的Datasheet PDF文件第3页浏览型号843002BY-31LFT的Datasheet PDF文件第4页浏览型号843002BY-31LFT的Datasheet PDF文件第5页浏览型号843002BY-31LFT的Datasheet PDF文件第6页浏览型号843002BY-31LFT的Datasheet PDF文件第7页 
ICS843002-31  
FEMTOCLOCKS™ VCXO BASED FREQUENCY TRANSLATOR/JITTER ATTENUATOR  
PRELIMINARY  
BLOCK DIAGRAM - NOMINAL SYSTEM CONFIGURATION  
3
NPB[2:0]  
3
NPA[2:0]  
2
NV[1:0]  
VCXO PLL Output  
Divider NV[1:0]  
ISET  
VCLK  
Charge Pump Current  
00: ÷1  
01: ÷12  
10: ÷16  
11: Disabled Drive Low  
External Loop  
Filter Connection  
LF0 LF1  
CLK0  
00  
17.5 - 25MHz  
nCLK0  
QA Output  
Divider NPA[2:0]  
CLK1  
CLK2  
01  
10  
000: ÷1  
001: ÷2  
010: ÷4  
011: ÷8  
100: ÷12  
101: ÷14  
110: ÷16  
111: Disabled  
Drive Low  
FemtoClock™  
Frequency  
Multiplier  
Input Divider  
QA  
nQA  
XOIN[12:0]  
÷1 to ÷8191  
VCXO PLL  
0: x32  
1: x28  
QB Output  
Divider NPB[2:0]  
11 Bypass  
VCXO PLL  
Feedback Divider  
000: QA ÷1  
001: QA ÷2  
010: QA ÷4  
011: QA ÷8  
QB  
nQB  
SEL1  
SEL0  
XOFB[12:0]  
÷1 to ÷8191  
100: XOIN Output  
101: OFB Output  
110: MP Output  
111: Disabled  
Drive Low  
13  
>1  
1
XOIN[12:0]  
XOFB[12:0]  
MP  
13  
REF_CLK  
LOCK  
OE_REF  
LOCK Detect  
NOTE 1: For application configuration (non-test/bypass modes).  
NOTE 2: Bold lines  
are primary clock paths (non-control/non-feedback lines).  
Not all control lines and signal paths are shown in this simplified block diagram.  
IDT/ ICSVCXO FREQUENCY TRANSLATOR/JITTER ATTENUATOR  
2
ICS843002BY-31 REV. C February 23, 2009  

与843002BY-31LFT相关器件

型号 品牌 描述 获取价格 数据表
843002BY-31T IDT Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, MS-026ACD-HD, TQFP-64

获取价格

843002CY-31LF IDT Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026, TQFP-64

获取价格

843002CY-31LFT IDT Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026, TQFP-64

获取价格

843002I-01 IDT LVPECL Frequency Synthesizer

获取价格

843002JT12N APITECH General Purpose Inductor

获取价格

843002JT15N FILTRAN MULTILAYER Ceramic Chip Inductor

获取价格