5秒后页面跳转
74LVC377DB,118 PDF预览

74LVC377DB,118

更新时间: 2024-09-25 14:40:15
品牌 Logo 应用领域
恩智浦 - NXP PC光电二极管逻辑集成电路触发器
页数 文件大小 规格书
16页 83K
描述
74LVC377 - Octal D-type flip-flop with data enable; positive-edge trigger SSOP2 20-Pin

74LVC377DB,118 技术参数

是否Rohs认证:符合生命周期:Transferred
零件包装代码:SSOP2包装说明:5.30 MM, PLASTIC, MO-150, SOT-339-1, SSOP-20
针数:20Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.18
Is Samacsys:N其他特性:WITH HOLD MODE
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G20
JESD-609代码:e4长度:7.2 mm
负载电容(CL):50 pF逻辑集成电路类型:D FLIP-FLOP
最大频率@ Nom-Sup:125000000 Hz最大I(ol):0.024 A
湿度敏感等级:1位数:8
功能数量:1端子数量:20
最高工作温度:125 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装等效代码:SSOP20,.3封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, SHRINK PITCH包装方法:TAPE AND REEL
峰值回流温度(摄氏度):260电源:3.3 V
传播延迟(tpd):7.9 ns认证状态:Not Qualified
座面最大高度:2 mm子类别:FF/Latches
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):1.2 V
标称供电电压 (Vsup):2.7 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:NICKEL PALLADIUM GOLD端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30触发器类型:POSITIVE EDGE
宽度:5.3 mm最小 fmax:150 MHz
Base Number Matches:1

74LVC377DB,118 数据手册

 浏览型号74LVC377DB,118的Datasheet PDF文件第2页浏览型号74LVC377DB,118的Datasheet PDF文件第3页浏览型号74LVC377DB,118的Datasheet PDF文件第4页浏览型号74LVC377DB,118的Datasheet PDF文件第5页浏览型号74LVC377DB,118的Datasheet PDF文件第6页浏览型号74LVC377DB,118的Datasheet PDF文件第7页 
74LVC377  
Octal D-type flip-flop with data enable; positive-edge trigger  
Rev. 05 — 21 February 2005  
Product data sheet  
1. General description  
The 74LVC377 is a low-voltage, Si-gate CMOS device superior to most advanced CMOS  
compatible TTL families.  
The 74LVC377 has eight edge-triggered D-type flip-flops with individual inputs (D) and  
outputs (Q). A common clock input (CP) loads all flip-flops simultaneously when data  
enable input (E) is LOW. The state of each D input, one set-up time before the  
LOW-to-HIGH clock transition, is transferred to the corresponding output (Qn) of the  
flip-flop. Input E must be stable only one set-up time prior to the LOW-to-HIGH transition  
for predictable operation.  
2. Features  
Wide supply voltage range from 1.2 V to 3.6 V  
Inputs accept voltages up to 5.5 V  
CMOS low power consumption  
Direct interface with TTL levels  
Output drive capability 50 transmission lines at 125 °C  
Complies with JEDEC standard:  
JESD8-B/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
HBM EIA/JESD22-A114-B exceeds 2000 V  
MM EIA/JESD22-A115-A exceeds 200 V  
Specified from 40 °C to +85 °C and from 40 °C to +125 °C  
3. Quick reference data  
Table 1:  
Quick reference data  
GND = 0 V; Tamb = 25 °C.  
Symbol Parameter  
Conditions  
Min  
Typ  
Max Unit  
tPHL  
tPLH  
,
propagation delay CP to VCC = 3.3 V; CL = 50 pF;  
-
4.6  
-
ns  
Qn  
RL = 500 Ω  
CI  
input capacitance  
-
-
5.0  
-
-
pF  
fmax  
maximum clock  
frequency  
VCC = 3.3 V  
330  
MHz  
 
 
 

74LVC377DB,118 替代型号

型号 品牌 替代类型 描述 数据表
74LVC377PW,112 NXP

类似代替

74LVC377 - Octal D-type flip-flop with data enable; positive-edge trigger TSSOP2 20-Pin
74LVC377D,118 NXP

类似代替

74LVC377 - Octal D-type flip-flop with data enable; positive-edge trigger SOP 20-Pin
74LVC377DB NXP

类似代替

Octal D-type flip-flop with data enable; positive-edge trigger

与74LVC377DB,118相关器件

型号 品牌 获取价格 描述 数据表
74LVC377DB-T NXP

获取价格

IC LVC/LCX/Z SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20, 5.30 MM, PL
74LVC377D-T NXP

获取价格

IC LVC/LCX/Z SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20, 7.50 MM, PL
74LVC377PW NXP

获取价格

Octal D-type flip-flop with data enable; positive-edge trigger
74LVC377PW NEXPERIA

获取价格

Octal D-type flip-flop with data enable; positive-edge triggerProduction
74LVC377PW,112 NXP

获取价格

74LVC377 - Octal D-type flip-flop with data enable; positive-edge trigger TSSOP2 20-Pin
74LVC377PW,118 NXP

获取价格

74LVC377 - Octal D-type flip-flop with data enable; positive-edge trigger TSSOP2 20-Pin
74LVC377PWDH NXP

获取价格

Octal D-type flip-flop with data enable; positive-edge trigger
74LVC377PWDH-T NXP

获取价格

IC LVC/LCX/Z SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20, PLASTIC, TS
74LVC377PW-T NXP

获取价格

IC LVC/LCX/Z SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20, 4.40 MM, PL
74LVC38A NXP

获取价格

Quad 2-input NAND gate (open drain)