5秒后页面跳转
74LVC38ABQ,115 PDF预览

74LVC38ABQ,115

更新时间: 2024-09-26 14:47:07
品牌 Logo 应用领域
恩智浦 - NXP 逻辑集成电路触发器
页数 文件大小 规格书
15页 244K
描述
74LVC38A - Quad 2-input NAND gate; open-drain QFN 14-Pin

74LVC38ABQ,115 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:QFN包装说明:HVQCCN, LCC14,.1X.12,20
针数:14Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.77
系列:LVC/LCX/ZJESD-30 代码:R-PQCC-N14
JESD-609代码:e4长度:3 mm
逻辑集成电路类型:NAND GATE最大I(ol):0.024 A
湿度敏感等级:1功能数量:4
输入次数:2端子数量:14
最高工作温度:125 °C最低工作温度:-40 °C
输出特性:OPEN-DRAIN封装主体材料:PLASTIC/EPOXY
封装代码:HVQCCN封装等效代码:LCC14,.1X.12,20
封装形状:RECTANGULAR封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:3.3 VProp。Delay @ Nom-Sup:4.5 ns
传播延迟(tpd):5 ns认证状态:Not Qualified
施密特触发器:NO座面最大高度:1 mm
子类别:Gates最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):1.2 V标称供电电压 (Vsup):2.7 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:NICKEL PALLADIUM GOLD
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:2.5 mmBase Number Matches:1

74LVC38ABQ,115 数据手册

 浏览型号74LVC38ABQ,115的Datasheet PDF文件第2页浏览型号74LVC38ABQ,115的Datasheet PDF文件第3页浏览型号74LVC38ABQ,115的Datasheet PDF文件第4页浏览型号74LVC38ABQ,115的Datasheet PDF文件第5页浏览型号74LVC38ABQ,115的Datasheet PDF文件第6页浏览型号74LVC38ABQ,115的Datasheet PDF文件第7页 
74LVC38A  
Quad 2-input NAND gate; open-drain  
Rev. 4 — 4 November 2011  
Product data sheet  
1. General description  
The 74LVC38A provides four 2-input NAND functions. The outputs are open-drain and  
can be connected to other open-drain outputs to implement active-LOW wired-OR or  
active-HIGH wired-AND functions.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these  
devices as translators in mixed 3.3 V and 5 V applications.  
2. Features and benefits  
5 V tolerant inputs for interfacing with 5 V logic  
Wide supply voltage range from 1.2 V to 5.5 V  
CMOS low power consumption  
Direct interface with TTL levels  
Open-drain outputs  
Complies with JEDEC standard:  
JESD8-7A (1.65 V to 1.95 V  
JESD8-5A (2.3 V to 2.7 V  
JESD8-C/JESD36 (2.7 V to 3.6 V  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115B exceeds 200 V  
CDM JESD22-C101E exceeds 1000 V  
Specified from 40 C to +85 C and 40 C to +125 C  
3. Ordering information  
Table 1.  
Ordering information  
Type number  
Package  
Temperature range Name  
Description  
Version  
74LVC38AD  
40 C to +125 C  
SO14  
plastic small outline package; 14 leads;  
body width 3.9 mm  
SOT108-1  
74LVC38ADB  
40 C to +125 C  
SSOP14  
TSSOP14  
plastic shrink small outline package; 14 leads;  
body width 5.3 mm  
SOT337-1  
SOT402-1  
74LVC38APW 40 C to +125 C  
74LVC38ABQ 40 C to +125 C  
plastic thin shrink small outline package; 14 leads;  
body width 4.4 mm  
DHVQFN14 plastic dual in-line compatible thermal enhanced very SOT762-1  
thin quad flat package; no leads; 14 terminals;  
body 2.5 3 0.85 mm  
 
 
 

与74LVC38ABQ,115相关器件

型号 品牌 获取价格 描述 数据表
74LVC38AD NXP

获取价格

Quad 2-input NAND gate (open drain)
74LVC38AD,112 NXP

获取价格

74LVC38A - Quad 2-input NAND gate; open-drain SOIC 14-Pin
74LVC38AD,118 NXP

获取价格

74LVC38A - Quad 2-input NAND gate; open-drain SOIC 14-Pin
74LVC38ADB NXP

获取价格

Quad 2-input NAND gate (open drain)
74LVC38ADC IDT

获取价格

NAND Gate, CMOS, PDSO14
74LVC38APG IDT

获取价格

NAND Gate, CMOS, PDSO14
74LVC38APW NXP

获取价格

Quad 2-input NAND gate (open drain)
74LVC38APW,118 NXP

获取价格

74LVC38A - Quad 2-input NAND gate; open-drain TSSOP 14-Pin
74LVC38APY IDT

获取价格

NAND Gate, CMOS, PDSO14
74LVC38D NXP

获取价格

IC LVC/LCX/Z SERIES, QUAD 2-INPUT NAND GATE, PDSO14, Gate