5秒后页面跳转
74LVC1G19GW-Q100,125 PDF预览

74LVC1G19GW-Q100,125

更新时间: 2024-11-18 14:47:07
品牌 Logo 应用领域
恩智浦 - NXP 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
12页 119K
描述
Decoder/Driver, LVC/LCX/Z Series, True Output, CMOS, PDSO6

74LVC1G19GW-Q100,125 技术参数

生命周期:Active包装说明:TSSOP,
Reach Compliance Code:unknown风险等级:5.59
系列:LVC/LCX/Z输入调节:STANDARD
JESD-30 代码:R-PDSO-G6长度:2 mm
逻辑集成电路类型:OTHER DECODER/DRIVER功能数量:1
端子数量:6最高工作温度:125 °C
最低工作温度:-40 °C输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
传播延迟(tpd):13.1 ns筛选级别:AEC-Q100
座面最大高度:1.1 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
宽度:1.25 mmBase Number Matches:1

74LVC1G19GW-Q100,125 数据手册

 浏览型号74LVC1G19GW-Q100,125的Datasheet PDF文件第2页浏览型号74LVC1G19GW-Q100,125的Datasheet PDF文件第3页浏览型号74LVC1G19GW-Q100,125的Datasheet PDF文件第4页浏览型号74LVC1G19GW-Q100,125的Datasheet PDF文件第5页浏览型号74LVC1G19GW-Q100,125的Datasheet PDF文件第6页浏览型号74LVC1G19GW-Q100,125的Datasheet PDF文件第7页 
74LVC1G19-Q100  
1-of-2 decoder/demultiplexer  
Rev. 1 — 24 September 2015  
Product data sheet  
1. General description  
The 74LVC1G19-Q100 is a 1-of-2 decoder/demultiplexer with a common output enable.  
This device buffers the data on input A and passes it to the outputs 1Y (true) and 2Y  
(complement) when the enable (E) input signal is LOW.  
Inputs can be driven from either 3.3 V or 5 V devices. These features allow the use of  
these devices in a mixed 3.3 V and 5 V environment.  
This device is fully specified for partial power-down applications using IOFF. The IOFF  
circuitry disables the output, preventing the damaging backflow current through the device  
when it is powered down.  
This product has been qualified to the Automotive Electronics Council (AEC) standard  
Q100 (Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Wide supply voltage range from 1.65 V to 5.5 V  
5 V tolerant inputs for interfacing with 5 V logic  
High noise immunity  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8B/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 )  
24 mA output drive (VCC = 3.0 V)  
CMOS low power consumption  
Latch-up performance exceeds 250 mA  
Direct interface with TTL levels  
Inputs accept voltages up to 5 V  

与74LVC1G19GW-Q100,125相关器件

型号 品牌 获取价格 描述 数据表
74LVC1G240DBVRE4 TI

获取价格

SINGLE BUFFER/DRIVER WITH 3-STATE OUTPUT
74LVC1G240DBVRG4 TI

获取价格

SINGLE BUFFER/DRIVER WITH 3-STATE OUTPUT
74LVC1G240DBVTE4 TI

获取价格

SINGLE BUFFER/DRIVER WITH 3-STATE OUTPUT
74LVC1G240DBVTG4 TI

获取价格

SINGLE BUFFER/DRIVER WITH 3-STATE OUTPUT
74LVC1G240DCKRE4 TI

获取价格

SINGLE BUFFER/DRIVER WITH 3-STATE OUTPUT
74LVC1G240DCKRG4 TI

获取价格

SINGLE BUFFER/DRIVER WITH 3-STATE OUTPUT
74LVC1G240DCKTE4 TI

获取价格

SINGLE BUFFER/DRIVER WITH 3-STATE OUTPUT
74LVC1G240DCKTG4 TI

获取价格

SINGLE BUFFER/DRIVER WITH 3-STATE OUTPUT
74LVC1G240GM NEXPERIA

获取价格

Single inverting buffer/line driver; 3-stateProduction
74LVC1G240GS NEXPERIA

获取价格

Single inverting buffer/line driver; 3-stateProduction