5秒后页面跳转
74LVC1G14GV-Q100,125 PDF预览

74LVC1G14GV-Q100,125

更新时间: 2024-11-18 20:49:15
品牌 Logo 应用领域
恩智浦 - NXP 光电二极管逻辑集成电路
页数 文件大小 规格书
16页 174K
描述
Inverter, LVC/LCX/Z Series, 1-Func, 1-Input, CMOS, PDSO5

74LVC1G14GV-Q100,125 技术参数

生命周期:Active包装说明:SSOP,
Reach Compliance Code:unknown风险等级:5.57
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G5
长度:2.9 mm逻辑集成电路类型:INVERTER
功能数量:1输入次数:1
端子数量:5最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:SSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, SHRINK PITCH传播延迟(tpd):14 ns
筛选级别:AEC-Q100座面最大高度:1.9 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子形式:GULL WING端子节距:0.95 mm
端子位置:DUAL宽度:1.5 mm
Base Number Matches:1

74LVC1G14GV-Q100,125 数据手册

 浏览型号74LVC1G14GV-Q100,125的Datasheet PDF文件第2页浏览型号74LVC1G14GV-Q100,125的Datasheet PDF文件第3页浏览型号74LVC1G14GV-Q100,125的Datasheet PDF文件第4页浏览型号74LVC1G14GV-Q100,125的Datasheet PDF文件第5页浏览型号74LVC1G14GV-Q100,125的Datasheet PDF文件第6页浏览型号74LVC1G14GV-Q100,125的Datasheet PDF文件第7页 
74LVC1G14-Q100  
Single Schmitt trigger inverter  
Rev. 2 — 15 March 2016  
Product data sheet  
1. General description  
The 74LVC1G14-Q100 provides the inverting buffer function with Schmitt trigger input.  
It is capable of transforming slowly changing input signals into sharply defined, jitter-free  
output signals.  
The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of  
this device in a mixed 3.3 V and 5 V environment. Schmitt trigger action at the input  
makes the circuit tolerant for slower input rise and fall time.  
This device is fully specified for partial power-down applications using IOFF. The IOFF  
circuitry disables the output, preventing the damaging backflow current through the device  
when it is powered down.  
This product has been qualified to the Automotive Electronics Council (AEC) standard  
Q100 (Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Wide supply voltage range from 1.65 V to 5.5 V  
High noise immunity  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8-B/JESD36 (2.7 V to 3.6 V).  
24 mA output drive (VCC = 3.0 V)  
CMOS low power consumption  
Latch-up performance exceeds 250 mA  
Direct interface with TTL levels  
Unlimited rise and fall times  
Input accepts voltages up to 5 V  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pf, R = 0 )  

与74LVC1G14GV-Q100,125相关器件

型号 品牌 获取价格 描述 数据表
74LVC1G14GW NXP

获取价格

Single Schmitt-trigger inverter
74LVC1G14GW NEXPERIA

获取价格

Single Schmitt-trigger inverterProduction
74LVC1G14GW,115 NXP

获取价格

暂无描述
74LVC1G14GW,118 NXP

获取价格

74LVC1G14 - Single Schmitt-trigger inverter TSSOP 5-Pin
74LVC1G14GW,125 NXP

获取价格

74LVC1G14 - Single Schmitt-trigger inverter TSSOP 5-Pin
74LVC1G14GW.125 NXP

获取价格

Single Schmitt-trigger inverter
74LVC1G14GW-G NXP

获取价格

IC LVC/LCX/Z SERIES, 1-INPUT INVERT GATE, PDSO5, 1.25 MM, PLASTIC, MO-203, SOT353-1, SC-88
74LVC1G14GW-Q100 NEXPERIA

获取价格

Single Schmitt trigger inverterProduction
74LVC1G14GX NXP

获取价格

Single Schmitt-trigger inverter
74LVC1G14GX NEXPERIA

获取价格

Single Schmitt-trigger inverterProduction