5秒后页面跳转
74LVC02ADTR2G PDF预览

74LVC02ADTR2G

更新时间: 2024-11-26 01:23:27
品牌 Logo 应用领域
安森美 - ONSEMI 光电二极管逻辑集成电路
页数 文件大小 规格书
8页 95K
描述
Low-Voltage CMOS Quad 2-Input NAND Gate

74LVC02ADTR2G 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete包装说明:TSSOP,
Reach Compliance Code:compliant风险等级:5.82
其他特性:OPERATING SUPPLY VOLTAGE 1.65 TO 3.6 V系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-G14JESD-609代码:e4
长度:5 mm逻辑集成电路类型:NOR GATE
湿度敏感等级:1功能数量:4
输入次数:2端子数量:14
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260传播延迟(tpd):10.1 ns
座面最大高度:1.2 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):1.2 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:4.4 mm

74LVC02ADTR2G 数据手册

 浏览型号74LVC02ADTR2G的Datasheet PDF文件第2页浏览型号74LVC02ADTR2G的Datasheet PDF文件第3页浏览型号74LVC02ADTR2G的Datasheet PDF文件第4页浏览型号74LVC02ADTR2G的Datasheet PDF文件第5页浏览型号74LVC02ADTR2G的Datasheet PDF文件第6页浏览型号74LVC02ADTR2G的Datasheet PDF文件第7页 
74LVC02A  
Low-Voltage CMOS Quad  
2-Input NOR Gate  
With 5 V−Tolerant Inputs  
The 74LVC02A is a high performance, quad 2−input NOR gate  
operating from a 1.2 to 3.6 V supply. High impedance TTL compatible  
inputs significantly reduce current loading to input drivers while TTL  
www.onsemi.com  
compatible outputs offer improved switching noise performance. A V  
I
specification of 5.5 V allows 74LVC02A inputs to be safely driven  
from 5 V devices.  
Current drive capability is 24 mA at the outputs.  
SOIC−14 NB  
D SUFFIX  
CASE 751A  
TSSOP−14  
DT SUFFIX  
CASE 948G  
Features  
PIN ASSIGNMENT  
Designed for 1.2 V to 3.6 V V Operation  
CC  
5 V Tolerant Inputs − Interface Capability With 5 V TTL Logic  
24 mA Output Sink and Source Capability  
V
O2  
13  
B2  
12  
A2  
11  
O3  
10  
B3  
9
A3  
8
CC  
14  
Near Zero Static Supply Current (10 mA) Substantially Reduces  
System Power Requirements  
ESD Performance: Human Body Model >2000 V;  
Machine Model >200 V  
These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS  
1
2
3
4
5
6
7
Compliant  
O0  
A0  
B0  
O1  
A1  
B1 GND  
2
MARKING DIAGRAMS  
A0  
1
O0  
3
14  
B0  
5
A1  
LVC02AG  
AWLYWW  
4
O1  
6
B1  
11  
A2  
1
13  
O2  
12  
SOIC−14 NB  
B2  
8
A3  
10  
O3  
14  
9
B3  
LVC  
02A  
Figure 1. Logic Diagram  
ALYWG  
G
1
TSSOP−14  
A
= Assembly Location  
WL, L  
Y
= Wafer Lot  
= Year  
WW, W = Work Week  
G or G  
= Pb−Free Package  
(Note: Microdot may be in either location)  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 6 of this data sheet.  
1
© Semiconductor Components Industries, LLC, 2015  
Publication Order Number:  
September, 2015 − Rev. 0  
74LVC02A/D  

与74LVC02ADTR2G相关器件

型号 品牌 获取价格 描述 数据表
74LVC02APW NXP

获取价格

Quad 2-input NOR gate
74LVC02APW NEXPERIA

获取价格

Quad 2-input NOR gateProduction
74LVC02APWDH NXP

获取价格

Quad 2-input NOR gate
74LVC02APWDH-T NXP

获取价格

IC LVC/LCX/Z SERIES, QUAD 2-INPUT NOR GATE, PDSO14, Gate
74LVC02APW-Q100 NEXPERIA

获取价格

Quad 2-input NOR gate
74LVC02APW-Q100J NXP

获取价格

74LVC02A-Q100 - Quad 2-input NOR gate TSSOP 14-Pin
74LVC02APW-T ETC

获取价格

Quad 2-input NOR Gate
74LVC02A-Q100 NEXPERIA

获取价格

Quad 2-input NOR gate
74LVC02D PHILIPS

获取价格

NOR Gate, CMOS, PDSO14,
74LVC02DB PHILIPS

获取价格

NOR Gate, CMOS, PDSO14,