5秒后页面跳转
74HCT157PW PDF预览

74HCT157PW

更新时间: 2024-11-03 08:03:47
品牌 Logo 应用领域
恩智浦 - NXP 复用器逻辑集成电路光电二极管
页数 文件大小 规格书
18页 151K
描述
Quad 2-input multiplexer

74HCT157PW 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Transferred零件包装代码:TSSOP
包装说明:4.40 MM, PLASTIC, MO-153, SOT403-1, TSSOP-16针数:16
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.31系列:HCT
JESD-30 代码:R-PDSO-G16JESD-609代码:e4
长度:5 mm负载电容(CL):50 pF
逻辑集成电路类型:MULTIPLEXER最大I(ol):0.004 A
湿度敏感等级:1功能数量:4
输入次数:2输出次数:1
端子数量:16最高工作温度:125 °C
最低工作温度:-40 °C输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP16,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
电源:5 VProp。Delay @ Nom-Sup:46 ns
传播延迟(tpd):56 ns认证状态:Not Qualified
座面最大高度:1.1 mm子类别:Multiplexer/Demultiplexers
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:NICKEL PALLADIUM GOLD端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:4.4 mm

74HCT157PW 数据手册

 浏览型号74HCT157PW的Datasheet PDF文件第2页浏览型号74HCT157PW的Datasheet PDF文件第3页浏览型号74HCT157PW的Datasheet PDF文件第4页浏览型号74HCT157PW的Datasheet PDF文件第5页浏览型号74HCT157PW的Datasheet PDF文件第6页浏览型号74HCT157PW的Datasheet PDF文件第7页 
74HC157; 74HCT157  
Quad 2-input multiplexer  
Rev. 3 — 31 December 2010  
Product data sheet  
1. General description  
The 74HC157; 74HCT157 is a high-speed Si-gate CMOS device and is pin compatible  
with Low-power Schottky TTL. It is specified in compliance with JEDEC standard no. 7A.  
The 74HC/HCT157 are quad 2-input multiplexers which select 4 bits of data from two  
sources under the control of a common data select input (S). The enable input (E) is  
active LOW. When E is HIGH, all of the outputs (1Y to 4Y) are forced LOW regardless of  
all other input conditions.  
Moving the data from two groups of registers to four common output buses is a common  
use of the 74HC/HCT157. The state of the common data select input (S) determines the  
particular register from which the data comes. It can also be used as function generator.  
The device is useful for implementing highly irregular logic by generating any four of the  
16 different functions of two variables with one variable common. The 74HC/HCT157 is  
logic implementation of a 4-pole, 2-position switch, where the position of the switch is  
determine by the logic levels applied to S.  
The logic equations are:  
1Y = E (1I1 S + 1I0 S)  
2Y = E (2I1 S + 2I0 S)  
3Y = E (3I1 S + 3I0 S)  
4Y = E (4I1 S + 4I0 S)  
The 74HC/HCT157 is identical to the 74HC158 but has non-inverting (true) outputs.  
2. Features and benefits  
Low-power dissipation  
Non-inverting data path  
ESD protection:  
HBM JESD22-A114F exceeds 2 000 V  
MM JESD22-A115-A exceeds 200 V  
Specified from 40 C to +85 C and from 40 C to +125 C  

与74HCT157PW相关器件

型号 品牌 获取价格 描述 数据表
74HCT157PW,118 NXP

获取价格

74HC(T)157 - Quad 2-input multiplexer TSSOP 16-Pin
74HCT157PW-Q100 NEXPERIA

获取价格

Quad 2-input multiplexer
74HCT157PW-Q100,11 NXP

获取价格

74HC(T)157-Q100 - Quad 2-input multiplexer TSSOP 16-Pin
74HCT158 NXP

获取价格

Quad 2-input multiplexer; inverting
74HCT158D NXP

获取价格

Quad 2-input multiplexer; inverting
74HCT158DB NXP

获取价格

IC HCT SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, INVERTED OUTPUT, PDSO16, Multiplexer/Dem
74HCT158DB-T NXP

获取价格

暂无描述
74HCT158D-T ETC

获取价格

2-Input Digital Multiplexer
74HCT158N NXP

获取价格

Quad 2-input multiplexer; inverting
74HCT158NB NXP

获取价格

IC HCT SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, INVERTED OUTPUT, PDIP16, Multiplexer/Dem