5秒后页面跳转
74HC112N PDF预览

74HC112N

更新时间: 2024-09-27 22:45:55
品牌 Logo 应用领域
恩智浦 - NXP 触发器锁存器逻辑集成电路光电二极管
页数 文件大小 规格书
15页 110K
描述
Dual JK flip-flop with set and reset; negative-edge trigger

74HC112N 技术参数

Source Url Status Check Date:2013-06-14 00:00:00是否无铅: 不含铅
是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:DIP包装说明:0.300 INCH, PLASTIC, SOT-38-1, DIP-16
针数:16Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.17Is Samacsys:N
系列:HC/UHJESD-30 代码:R-PDIP-T16
长度:21.6 mm负载电容(CL):50 pF
逻辑集成电路类型:J-K FLIP-FLOP最大频率@ Nom-Sup:20000000 Hz
最大I(ol):0.004 A位数:2
功能数量:2端子数量:16
最高工作温度:125 °C最低工作温度:-40 °C
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装等效代码:DIP16,.3
封装形状:RECTANGULAR封装形式:IN-LINE
峰值回流温度(摄氏度):NOT APPLICABLE电源:2/6 V
传播延迟(tpd):265 ns认证状态:Not Qualified
座面最大高度:4.7 mm子类别:FF/Latches
最大供电电压 (Vsup):6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):4.5 V表面贴装:NO
技术:CMOS温度等级:AUTOMOTIVE
端子面层:NICKEL/PALLADIUM/GOLD (NI/PD/AU)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT APPLICABLE触发器类型:NEGATIVE EDGE
宽度:7.62 mm最小 fmax:24 MHz
Base Number Matches:1

74HC112N 数据手册

 浏览型号74HC112N的Datasheet PDF文件第2页浏览型号74HC112N的Datasheet PDF文件第3页浏览型号74HC112N的Datasheet PDF文件第4页浏览型号74HC112N的Datasheet PDF文件第5页浏览型号74HC112N的Datasheet PDF文件第6页浏览型号74HC112N的Datasheet PDF文件第7页 
INTEGRATED CIRCUITS  
DATA SHEET  
For a complete data sheet, please also download:  
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications  
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information  
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines  
74HC/HCT112  
Dual JK flip-flop with set and reset;  
negative-edge trigger  
1998 Jun 10  
Product specification  
Supersedes data of December 1990  
File under Integrated Circuits, IC06  

74HC112N 替代型号

型号 品牌 替代类型 描述 数据表
CD74HCT112E TI

功能相似

Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger
SN74HC112N TI

功能相似

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
SN74HC109N TI

功能相似

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

与74HC112N相关器件

型号 品牌 获取价格 描述 数据表
74HC112N,652 NXP

获取价格

74HC(T)112 - dual JK flip-flop with set and reset; negative-edge trigger DIP 16-Pin
74HC112PW NXP

获取价格

Dual JK flip-flop with set and reset; negative-edge trigger
74HC112PW NEXPERIA

获取价格

Dual JK flip-flop with set and reset; negative-edge triggerProduction
74HC112PW-Q100 NEXPERIA

获取价格

Dual JK flip-flop with set and reset; negative-edge triggerProduction
74HC112PW-T NXP

获取价格

IC HC/UH SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16,
74HC11D NXP

获取价格

Triple 3-input AND gate
74HC11D PHILIPS

获取价格

AND Gate, CMOS, PDSO14
74HC11D NEXPERIA

获取价格

Triple 3-input AND gateProduction
74HC11D,652 NXP

获取价格

74HC(T)11 - Triple 3-input AND gate SOIC 14-Pin
74HC11D,653 NXP

获取价格

74HC(T)11 - Triple 3-input AND gate SOIC 14-Pin