5秒后页面跳转
74AUP1G3208GN,132 PDF预览

74AUP1G3208GN,132

更新时间: 2024-01-11 18:13:06
品牌 Logo 应用领域
恩智浦 - NXP /
页数 文件大小 规格书
19页 195K
描述
74AUP1G3208 - Low-power 3-input OR-AND gate SON 6-Pin

74AUP1G3208GN,132 技术参数

生命周期:Active零件包装代码:SON
包装说明:SON,针数:6
Reach Compliance Code:compliant风险等级:5.67
系列:AUP/ULP/VJESD-30 代码:R-PDSO-N6
JESD-609代码:e3长度:1 mm
逻辑集成电路类型:OR-AND GATE湿度敏感等级:1
功能数量:1输入次数:3
端子数量:6最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:SON封装形状:RECTANGULAR
封装形式:SMALL OUTLINE传播延迟(tpd):20.1 ns
座面最大高度:0.35 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):0.8 V标称供电电压 (Vsup):1.1 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Tin (Sn)
端子形式:NO LEAD端子节距:0.3 mm
端子位置:DUAL宽度:0.9 mm
Base Number Matches:1

74AUP1G3208GN,132 数据手册

 浏览型号74AUP1G3208GN,132的Datasheet PDF文件第3页浏览型号74AUP1G3208GN,132的Datasheet PDF文件第4页浏览型号74AUP1G3208GN,132的Datasheet PDF文件第5页浏览型号74AUP1G3208GN,132的Datasheet PDF文件第7页浏览型号74AUP1G3208GN,132的Datasheet PDF文件第8页浏览型号74AUP1G3208GN,132的Datasheet PDF文件第9页 
74AUP1G3208  
NXP Semiconductors  
Low-power 3-input OR-AND gate  
Table 8.  
Static characteristics …continued  
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).  
Symbol Parameter  
Conditions  
Min  
Typ  
Max  
0.1  
0.2  
0.2  
Unit  
μA  
II  
input leakage current  
VI = GND to 3.6 V; VCC = 0 V to 3.6 V  
-
-
-
-
-
-
IOFF  
ΔIOFF  
power-off leakage current VI or VO = 0 V to 3.6 V; VCC = 0 V  
μA  
additional power-off  
leakage current  
VI or VO = 0 V to 3.6 V;  
VCC = 0 V to 0.2 V  
μA  
ICC  
supply current  
VI = GND or VCC; IO = 0 A;  
-
-
-
-
0.5  
40  
μA  
μA  
VCC = 0.8 V to 3.6 V  
ΔICC  
additional supply current  
VI = VCC 0.6 V; IO = 0 A;  
VCC = 3.3 V  
CI  
input capacitance  
output capacitance  
VCC = 0 V to 3.6 V; VI = GND or VCC  
VO = GND; VCC = 0 V  
-
-
0.8  
1.7  
-
-
pF  
pF  
CO  
Tamb = 40 °C to +85 °C  
VIH HIGH-level input voltage  
VCC = 0.8 V  
0.70 × VCC  
-
-
-
-
-
-
-
-
-
V
V
V
V
V
V
V
V
VCC = 0.9 V to 1.95 V  
VCC = 2.3 V to 2.7 V  
VCC = 3.0 V to 3.6 V  
VCC = 0.8 V  
0.65 × VCC  
-
1.6  
-
2.0  
-
VIL  
LOW-level input voltage  
-
-
-
-
0.30 × VCC  
0.35 × VCC  
0.7  
VCC = 0.9 V to 1.95 V  
VCC = 2.3 V to 2.7 V  
VCC = 3.0 V to 3.6 V  
0.9  
VOH  
HIGH-level output voltage VI = VIH or VIL  
IO = 20 μA; VCC = 0.8 V to 3.6 V  
VCC 0.1  
0.7 × VCC  
1.03  
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
V
V
V
V
V
V
V
V
IO = 1.1 mA; VCC = 1.1 V  
IO = 1.7 mA; VCC = 1.4 V  
IO = 1.9 mA; VCC = 1.65 V  
IO = 2.3 mA; VCC = 2.3 V  
IO = 3.1 mA; VCC = 2.3 V  
IO = 2.7 mA; VCC = 3.0 V  
IO = 4.0 mA; VCC = 3.0 V  
VI = VIH or VIL  
1.30  
1.97  
1.85  
2.67  
2.55  
VOL  
LOW-level output voltage  
IO = 20 μA; VCC = 0.8 V to 3.6 V  
IO = 1.1 mA; VCC = 1.1 V  
IO = 1.7 mA; VCC = 1.4 V  
IO = 1.9 mA; VCC = 1.65 V  
IO = 2.3 mA; VCC = 2.3 V  
IO = 3.1 mA; VCC = 2.3 V  
IO = 2.7 mA; VCC = 3.0 V  
IO = 4.0 mA; VCC = 3.0 V  
VI = GND to 3.6 V; VCC = 0 V to 3.6 V  
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
0.1  
V
0.3 × VCC  
0.37  
0.35  
0.33  
0.45  
0.33  
0.45  
0.5  
V
V
V
V
V
V
V
II  
input leakage current  
μA  
μA  
μA  
IOFF  
ΔIOFF  
power-off leakage current VI or VO = 0 V to 3.6 V; VCC = 0 V  
0.5  
additional power-off  
leakage current  
VI or VO = 0 V to 3.6 V;  
VCC = 0 V to 0.2 V  
0.6  
74AUP1G3208  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2012. All rights reserved.  
Product data sheet  
Rev. 5 — 22 June 2012  
6 of 19  

与74AUP1G3208GN,132相关器件

型号 品牌 描述 获取价格 数据表
74AUP1G3208GS NEXPERIA Low-power 3-input OR-AND gateProduction

获取价格

74AUP1G3208GS NXP Low-power 3-input OR-AND gate

获取价格

74AUP1G3208GS,132 NXP 74AUP1G3208 - Low-power 3-input OR-AND gate

获取价格

74AUP1G3208GW NXP Low-power 3-input OR-AND gate

获取价格

74AUP1G3208GW NEXPERIA Low-power 3-input OR-AND gateProduction

获取价格

74AUP1G3208GW,125 NXP 74AUP1G3208 - Low-power 3-input OR-AND gate TSSOP 6-Pin

获取价格