5秒后页面跳转
74AUP1G132GM,115 PDF预览

74AUP1G132GM,115

更新时间: 2024-02-27 01:56:28
品牌 Logo 应用领域
恩智浦 - NXP /
页数 文件大小 规格书
18页 86K
描述
74AUP1G132 - Low-power 2-input NAND Schmitt trigger SON 6-Pin

74AUP1G132GM,115 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:SON包装说明:1 X 1.45 MM, 0.50 MM HEIGHT, ROHS COMPLIANT, PLASTIC, MO-252, SOT-886, SON-6
针数:6Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.48
系列:AUP/ULP/VJESD-30 代码:R-PDSO-N6
JESD-609代码:e3长度:1.45 mm
负载电容(CL):30 pF逻辑集成电路类型:NAND GATE
最大I(ol):0.0017 A湿度敏感等级:1
功能数量:1输入次数:2
端子数量:6最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:VSON封装等效代码:SOLCC6,.04,20
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, VERY THIN PROFILE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:1.2/3.3 VProp。Delay @ Nom-Sup:27.9 ns
传播延迟(tpd):27.9 ns认证状态:Not Qualified
施密特触发器:YES座面最大高度:0.5 mm
子类别:Gates最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):0.8 V标称供电电压 (Vsup):1.2 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Tin (Sn)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:1 mmBase Number Matches:1

74AUP1G132GM,115 数据手册

 浏览型号74AUP1G132GM,115的Datasheet PDF文件第3页浏览型号74AUP1G132GM,115的Datasheet PDF文件第4页浏览型号74AUP1G132GM,115的Datasheet PDF文件第5页浏览型号74AUP1G132GM,115的Datasheet PDF文件第7页浏览型号74AUP1G132GM,115的Datasheet PDF文件第8页浏览型号74AUP1G132GM,115的Datasheet PDF文件第9页 
74AUP1G132  
NXP Semiconductors  
Low-power 2-input NAND Schmitt trigger  
Table 7.  
Static characteristics …continued  
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).  
Symbol Parameter  
IOFF additional power-off  
Conditions  
Min  
Typ  
Max  
Unit  
VI or VO = 0 V to 3.6 V;  
-
-
±0.6  
µA  
leakage current  
V
CC = 0 V to 0.2 V  
VI = GND or VCC; IO = 0 A;  
CC = 0.8 V to 3.6 V  
VI = VCC 0.6 V; IO = 0 A;  
CC = 3.3 V  
ICC  
supply current  
-
-
-
-
0.9  
50  
µA  
µA  
V
[1]  
ICC  
additional supply current  
V
Tamb = 40 °C to +125 °C  
VOH HIGH-level output voltage VI = VT+ or VT−  
IO = 20 µA; VCC = 0.8 V to 3.6 V  
V
CC 0.11 -  
-
-
-
-
-
-
-
-
V
V
V
V
V
V
V
V
IO = 1.1 mA; VCC = 1.1 V  
IO = 1.7 mA; VCC = 1.4 V  
IO = 1.9 mA; VCC = 1.65 V  
IO = 2.3 mA; VCC = 2.3 V  
IO = 3.1 mA; VCC = 2.3 V  
IO = 2.7 mA; VCC = 3.0 V  
IO = 4.0 mA; VCC = 3.0 V  
VI = VT+ or VT−  
0.6 × VCC  
0.93  
1.17  
1.77  
1.67  
2.40  
2.30  
-
-
-
-
-
-
-
VOL  
LOW-level output voltage  
IO = 20 µA; VCC = 0.8 V to 3.6 V  
IO = 1.1 mA; VCC = 1.1 V  
IO = 1.7 mA; VCC = 1.4 V  
IO = 1.9 mA; VCC = 1.65 V  
IO = 2.3 mA; VCC = 2.3 V  
IO = 3.1 mA; VCC = 2.3 V  
IO = 2.7 mA; VCC = 3.0 V  
IO = 4.0 mA; VCC = 3.0 V  
VI = GND to 3.6 V; VCC = 0 V to 3.6 V  
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
0.11  
V
0.33 × VCC  
0.41  
V
V
0.39  
V
0.36  
V
0.50  
V
0.36  
V
0.50  
V
II  
input leakage current  
±0.75  
±0.75  
±0.75  
µA  
µA  
µA  
IOFF  
IOFF  
power-off leakage current VI or VO = 0 V to 3.6 V; VCC = 0 V  
additional power-off  
leakage current  
VI or VO = 0 V to 3.6 V;  
CC = 0 V to 0.2 V  
V
ICC  
supply current  
VI = GND or VCC; IO = 0 A;  
CC = 0.8 V to 3.6 V  
-
-
-
-
1.4  
75  
µA  
µA  
V
[1]  
ICC  
additional supply current  
VI = VCC 0.6 V; IO = 0 A;  
CC = 3.3 V  
V
[1] One input at VCC 0.6 V, other input at VCC or GND.  
74AUP1G132_2  
© NXP B.V. 2009. All rights reserved.  
Product data sheet  
Rev. 02 — 15 June 2009  
6 of 18  
 

74AUP1G132GM,115 替代型号

型号 品牌 替代类型 描述 数据表
74AUP1G132GM,132 NXP

完全替代

74AUP1G132 - Low-power 2-input NAND Schmitt trigger SON 6-Pin
74AUP1G132GF,132 NXP

完全替代

74AUP1G132 - Low-power 2-input NAND Schmitt trigger SON 6-Pin

与74AUP1G132GM,115相关器件

型号 品牌 获取价格 描述 数据表
74AUP1G132GM,132 NXP

获取价格

74AUP1G132 - Low-power 2-input NAND Schmitt trigger SON 6-Pin
74AUP1G132GM-H NXP

获取价格

暂无描述
74AUP1G132GN NXP

获取价格

AUP/ULP/V SERIES, 2-INPUT NAND GATE, PDSO6, 0.90 X 1 MM, 0.35 MM HEIGHT, SOT-1115, SON-6
74AUP1G132GN NEXPERIA

获取价格

Low-power 2-input NAND Schmitt triggerProduction
74AUP1G132GS NXP

获取价格

AUP/ULP/V SERIES, 2-INPUT NAND GATE, PDSO6, 1 X 1 MM, 0.35 MM HEIGHT, SOT-1202, SON-6
74AUP1G132GS NEXPERIA

获取价格

Low-power 2-input NAND Schmitt triggerProduction
74AUP1G132GW NXP

获取价格

Low-power 2-input NAND Schmitt trigger
74AUP1G132GW NEXPERIA

获取价格

Low-power 2-input NAND Schmitt triggerProduction
74AUP1G132GW,125 NXP

获取价格

74AUP1G132 - Low-power 2-input NAND Schmitt trigger TSSOP 5-Pin
74AUP1G132GW-G NXP

获取价格

IC AUP/ULP/V SERIES, 2-INPUT NAND GATE, PDSO5, 1.25 MM, ROHS COMPLIANT, PLASTIC, MO-203, S