5秒后页面跳转
74ALVC125PW,112 PDF预览

74ALVC125PW,112

更新时间: 2024-11-20 14:40:15
品牌 Logo 应用领域
恩智浦 - NXP 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
13页 77K
描述
74ALVC125 - Quad buffer/line driver; 3-state TSSOP 14-Pin

74ALVC125PW,112 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:TSSOP包装说明:4.40 MM, PLASTIC, SOT-402-1, TSSOP-14
针数:14Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:7.12
控制类型:ENABLE LOW系列:ALVC/VCX/A
JESD-30 代码:R-PDSO-G14JESD-609代码:e4
长度:5 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大I(ol):0.024 A
湿度敏感等级:1位数:1
功能数量:4端口数量:2
端子数量:14最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法:TUBE峰值回流温度(摄氏度):260
电源:3.3 VProp。Delay @ Nom-Sup:2.8 ns
传播延迟(tpd):5.3 ns认证状态:Not Qualified
座面最大高度:1.1 mm子类别:Bus Driver/Transceivers
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:NICKEL PALLADIUM GOLD端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:4.4 mm
Base Number Matches:1

74ALVC125PW,112 数据手册

 浏览型号74ALVC125PW,112的Datasheet PDF文件第2页浏览型号74ALVC125PW,112的Datasheet PDF文件第3页浏览型号74ALVC125PW,112的Datasheet PDF文件第4页浏览型号74ALVC125PW,112的Datasheet PDF文件第5页浏览型号74ALVC125PW,112的Datasheet PDF文件第6页浏览型号74ALVC125PW,112的Datasheet PDF文件第7页 
74ALVC125  
Quad buffer/line driver; 3-state  
Rev. 02 — 10 January 2008  
Product data sheet  
1. General description  
The 74ALVC125 is a quad non-inverting buffer/line driver with 3-state outputs. The 3-state  
outputs (nY) are controlled by the output enable input (nOE). A HIGH on the nOE pin  
causes the outputs to assume a high-impedance OFF-state.  
2. Features  
Wide supply voltage range from 1.65 V to 3.6 V  
3.6 V tolerant inputs/outputs  
CMOS low power consumption  
Direct interface with TTL levels (2.7 V to 3.6 V)  
Power-down mode  
Latch-up performance exceeds 250 mA  
Complies with JEDEC standards:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8B/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
HBM JESD22-A114E exceeds 2000 V  
MM JESD22-A 115-A exceeds 200 V  
3. Ordering information  
Table 1.  
Ordering information  
Type number  
Package  
Temperature range Name  
Description  
Version  
74ALVC125D  
40 °C to +85 °C  
SO14  
plastic small outline package; 14 leads;  
body width 3.9 mm  
SOT108-1  
74ALVC125PW 40 °C to +85 °C  
74ALVC125BQ 40 °C to +85 °C  
TSSOP14  
plastic thin shrink small outline package; 14 leads;  
body width 4.4 mm  
SOT402-1  
DHVQFN14 plastic dual in-line compatible thermal enhanced very SOT762-1  
thin quad flat package; no leads; 14 terminals;  
body 2.5 × 3 × 0.85 mm  
 
 
 

74ALVC125PW,112 替代型号

型号 品牌 替代类型 描述 数据表
SN74ALVC125PWRG4 TI

类似代替

QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS
SN74ALVC125PWRE4 TI

类似代替

QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS

与74ALVC125PW,112相关器件

型号 品牌 获取价格 描述 数据表
74ALVC125PW-Q100 NEXPERIA

获取价格

Quad buffer/line driver 3-state
74ALVC125PW-Q100J NXP

获取价格

74ALVC125-Q100 - Quad buffer/line driver; 3-state TSSOP 14-Pin
74ALVC125-Q100 NEXPERIA

获取价格

Quad buffer/line driver 3-state
74ALVC132 FAIRCHILD

获取价格

Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs an
74ALVC132M FAIRCHILD

获取价格

Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs an
74ALVC132MTC FAIRCHILD

获取价格

Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs an
74ALVC132MTCX FAIRCHILD

获取价格

Quad 2-input NAND Gate
74ALVC132MX FAIRCHILD

获取价格

Quad 2-input NAND Gate
74ALVC14 TI

获取价格

HEX SCHMITT-TRIGGER INVERTER
74ALVC14 NXP

获取价格

Hex inverting Schmitt trigger