5秒后页面跳转
72275L20TFI9 PDF预览

72275L20TFI9

更新时间: 2024-11-06 05:06:43
品牌 Logo 应用领域
艾迪悌 - IDT 先进先出芯片
页数 文件大小 规格书
25页 301K
描述
FIFO, 32KX18, 12ns, Synchronous, CMOS, PQFP64, STQFP-64

72275L20TFI9 数据手册

 浏览型号72275L20TFI9的Datasheet PDF文件第2页浏览型号72275L20TFI9的Datasheet PDF文件第3页浏览型号72275L20TFI9的Datasheet PDF文件第4页浏览型号72275L20TFI9的Datasheet PDF文件第5页浏览型号72275L20TFI9的Datasheet PDF文件第6页浏览型号72275L20TFI9的Datasheet PDF文件第7页 
CMOS SuperSync FIFO™  
32,768 x 18  
65,536 x 18  
IDT72275  
IDT72285  
Independent Read and Write Clocks (permit reading and writing  
simultaneously)  
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-  
pin Slim Thin Quad Flat Pack (STQFP)  
High-performance submicron CMOS technology  
Industrial temperature range (-40°C to +85°C) is available  
FEATURES:  
Choose among the following memory organizations:  
IDT72275 — 32,768 x 18  
IDT72285 — 65,536 x 18  
Pin-compatible with the IDT72255LA/72265LA SuperSync FIFOs  
10ns read/write cycle time (6.5ns access time)  
Fixed, low first word data latency time  
Auto power down minimizes standby power consumption  
Master Reset clears entire FIFO  
Partial Reset clears data, but retains programmable  
settings  
Retransmit operation with fixed, low first word data  
latency time  
Empty, Full and Half-Full flags signal FIFO status  
Programmable Almost-Empty and Almost-Full flags, each flag  
can default to one of two preselected offsets  
Program partial flags by either serial or parallel means  
Select IDT Standard timing (using EF and FF flags) or First  
Word Fall Through timing (using OR and IR flags)  
Output enable puts data outputs into high impedance state  
Easily expandable in depth and width  
DESCRIPTION:  
TheIDT72275/72285areexceptionallydeep,highspeed,CMOSFirst-In-  
First-Out(FIFO)memorieswithclockedreadandwritecontrols. TheseFIFOs  
offernumerousimprovementsoverpreviousSuperSyncFIFOs,includingthe  
following:  
Thelimitationofthefrequencyofoneclockinputwithrespecttotheotherhas  
been removed. The Frequency Select pin (FS) has been removed, thus  
it is no longer necessary to select which of the two clock inputs, RCLK or  
WCLK, is runningatthe higherfrequency.  
The period required by the retransmit operation is now fixed and short.  
Thefirstworddatalatencyperiod,fromthetimethefirstwordiswrittentoan  
emptyFIFOtothetimeitcanberead,isnowfixedandshort. (Thevariable  
clock cycle counting delay associated with the latency period found on  
previousSuperSyncdeviceshasbeeneliminatedonthisSuperSyncfamily.)  
FUNCTIONAL BLOCK DIAGRAM  
D0 -D17  
WEN  
WCLK  
LD  
SEN  
OFFSET REGISTER  
INPUT REGISTER  
FF/IR  
PAF  
EF/OR  
PAE  
FLAG  
LOGIC  
WRITE CONTROL  
LOGIC  
HF  
FWFT/SI  
RAM ARRAY  
32,768 x 18  
65,536 x 18  
WRITE POINTER  
READ POINTER  
READ  
CONTROL  
LOGIC  
RT  
OUTPUT REGISTER  
MRS  
PRS  
RESET  
LOGIC  
RCLK  
REN  
4674 drw 01  
Q0 -Q17  
OE  
IDTandtheIDTlogoaretrademarksofIntegratedDeviceTechnology, Inc. TheSuperSyncFIFOisatrademarkofIntegratedDeviceTechnology, Inc.  
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES  
FEBRUARY 2003  
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  
DSC-4674/4  

与72275L20TFI9相关器件

型号 品牌 获取价格 描述 数据表
7227-C MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
7227-E MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
7227-F MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
7227-P MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
7227-V MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
72281L10PFG IDT

获取价格

CMOS SuperSync FIFO
72281L10PFGI8 IDT

获取价格

FIFO
72281L10TF8 IDT

获取价格

TQFP-64, Reel
72281L10TFG IDT

获取价格

CMOS SuperSync FIFO
72281L10TFG8 IDT

获取价格

FIFO, 128KX9, 6.5ns, Synchronous, CMOS, PQFP64, GREEN, STQFP-64