5秒后页面跳转
ZL38012LDG1 PDF预览

ZL38012LDG1

更新时间: 2024-10-30 20:04:07
品牌 Logo 应用领域
美高森美 - MICROSEMI PC电信电信集成电路
页数 文件大小 规格书
7页 94K
描述
PCM Codec, 1-Func, 8 X 8 MM, 0.90 MM HEIGHT, 0.50 MM PITCH, LEAD FREE, MO-220, QFN-56

ZL38012LDG1 技术参数

是否Rohs认证: 符合生命周期:Active
零件包装代码:QFN包装说明:8 X 8 MM, 0.90 MM HEIGHT, 0.50 MM PITCH, LEAD FREE, MO-220, QFN-56
针数:56Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:1.21
滤波器:YESJESD-30 代码:S-XQCC-N56
JESD-609代码:e3长度:8 mm
功能数量:1端子数量:56
工作模式:ASYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:UNSPECIFIED
封装代码:HVQCCN封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE座面最大高度:1 mm
标称供电电压:1.2 V表面贴装:YES
电信集成电路类型:PCM CODEC温度等级:INDUSTRIAL
端子面层:MATTE TIN端子形式:NO LEAD
端子节距:0.5 mm端子位置:QUAD
宽度:8 mmBase Number Matches:1

ZL38012LDG1 数据手册

 浏览型号ZL38012LDG1的Datasheet PDF文件第2页浏览型号ZL38012LDG1的Datasheet PDF文件第3页浏览型号ZL38012LDG1的Datasheet PDF文件第4页浏览型号ZL38012LDG1的Datasheet PDF文件第5页浏览型号ZL38012LDG1的Datasheet PDF文件第6页浏览型号ZL38012LDG1的Datasheet PDF文件第7页 
ZL38012  
Voice Processor with  
Dual Narrow Band Codecs  
Data Sheet  
September 2010  
A full Design Manual is available to qualified  
customers. To register, please send an email to  
VoiceProcessing@Zarlink.com.  
Ordering Information  
ZL38012LDG1  
56 Pin QFN*  
*Pb Free Matte Tin  
Features  
-40C to +85C  
100 MHz (200 MIPs) Zarlink voice processor with  
hardware accelerator.  
Bootloadable for future Zarlink software upgrades  
External oscillator or crystal/ceramic resonator  
1.2 V Core; 3.3 V IO with 5 V-tolerant inputs  
Dual 8 kHz sampling  ADCs with input buffer  
gain selection  
Dual 8 kHz DACs with internal output driver  
Dual function Inter-IC Sound (I2S) port or TDM  
Port  
Applications  
Hands-free car kits  
PCM port supports TDM (ST BUS, GCI or McBSP  
framing) or SSI modes at bit rates of 128, 256, 512,  
1024, 2048, 4096, 8192 or 16384 Kb/sec  
Full duplex speaker-phone for digital telephone  
Echo cancellation for video conferences  
Intercom Systems  
Separate slave (microcontroller) and master  
(Flash) SPI ports, maximum clock rate = 25 MHz  
5 General Purpose Input/Output (GPIO) pins  
General purpose UART port  
Security Systems  
OSCo  
100 MHz MCLK  
CODEC[0]  
APLL  
OSC  
Interrupt  
ADC  
OSCi  
Instruction  
Memory  
Controller  
DAC  
3K  
Bytes  
ROM  
RAM  
Driver  
DSP  
27K  
Bytes  
Core  
Timing  
Generator  
CODEC[1:0]  
CODEC[1]  
Device Clocks  
ADC  
DAC  
Hardware  
Accelerator  
Data RAM  
5
/
Master  
SPI  
24K  
Bytes  
Filter  
Co-processor  
Driver  
4
/
5
/
Slave  
SPI  
PCM  
I2S  
2
/
UART  
GPIO  
5
/
Figure 1 - Functional Block Diagram  
1
Zarlink Semiconductor Inc.  
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.  
Copyright 2010, Zarlink Semiconductor Inc. All Rights Reserved.  

与ZL38012LDG1相关器件

型号 品牌 获取价格 描述 数据表
ZL38015 ZARLINK

获取价格

Voice Processor
ZL38015QCG1 ZARLINK

获取价格

Voice Processor
ZL38065 ZARLINK

获取价格

32 Channel Voice Echo Canceller
ZL38065_06 ZARLINK

获取价格

32 Channel Voice Echo Canceller
ZL38065GD ZARLINK

获取价格

32 Channel Voice Echo Canceller
ZL38065GDG ZARLINK

获取价格

32 Channel Voice Echo Canceller
ZL38065GDG2 ZARLINK

获取价格

32 Channel Voice Echo Canceller
ZL38065QCG ZARLINK

获取价格

32 Channel Voice Echo Canceller
ZL38065QCG1 ZARLINK

获取价格

32 Channel Voice Echo Canceller
ZL38070 ZARLINK

获取价格

256 Channel Voice Echo Canceller