5秒后页面跳转
XPIO110GXS PDF预览

XPIO110GXS

更新时间: 2022-04-23 23:00:11
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
23页 354K
描述
Fully Integrated 10Gbps Serializer/Deserializer Device

XPIO110GXS 数据手册

 浏览型号XPIO110GXS的Datasheet PDF文件第2页浏览型号XPIO110GXS的Datasheet PDF文件第3页浏览型号XPIO110GXS的Datasheet PDF文件第4页浏览型号XPIO110GXS的Datasheet PDF文件第6页浏览型号XPIO110GXS的Datasheet PDF文件第7页浏览型号XPIO110GXS的Datasheet PDF文件第8页 
Lattice Semiconductor  
XPIO 110GXS Data Sheet  
The external reference clock is essential for the CDR block. The reference clock provides two functions: One func-  
tion is training the VCO in the CDR PLL to the serial data-stream frequency. The other is to generate a stable clock  
when the input serial data is absent. The CDR PLL creates an internal reference frequency. The reference fre-  
quency is monitored, and a loss of lock is asserted when it goes out of specication.  
Lock Detect  
The XPIO 110GXS implements a CDR lock detector circuit that monitors the frequency of the internal clock.  
RX_LOCK is asserted whenever a REF_CK or RX_REF_CK are operating within specication. RX_LOCK is deas-  
serted under some specic circumstances:  
1. When RX_RESETb is asserted (i.e. ‘0’)  
2. When the REF_CK (or RX_REF_CK) is not present.  
3. When the clock recovered from the incoming datastream falls outside the range specied by the  
SC_LOCK_DIFF input pins. When the recovered clock is out of range, RX_LOCK will deassert briey and then  
be reasserted as it relocks to the REF_CK (RX_REF_CK).This effectively leaves the RX_LOCK signal toggling  
as it attempts to reacquire the clock embedded in the RX_D_P/N data inputs.  
Deserialization  
The XPIO 110GXS uses a 1:16 demultiplexer to deserialize the high speed data from the CDR. The demultiplexer  
generates the 16 bit parallel data stream. The bit order presented on the RX_D_LV_P/N[0..15] LVDS outputs mir-  
rors the order on the TX_D_LV[0..15]P/N LVDS inputs. The rst data bit received by the CDR is present on  
RX_D_LV_P/N[15] when SC_LSB1STb is connected to a logic high, and it is present on RX_D_LV_P/N[0] when  
SC_LSB1STb is connected to a logic low.  
LVDS Data Transmitter  
The 16-bit parallel data and clock are sent out via the RX_D_LV_P/N[0..15] and RX_LV_CK_P/N LVDS pins,  
respectively. Data on the RX_D_LV_P/N pins is synchronous to the RX_LV_CK_P/N output pins. The data coming  
in on the RX_D_P/N pins requires around ve clocks to arrive at the RX_D_LV_P/N outputs. The output current of  
the LVDS outputs is adjustable using the SC_LV_ISET[1:0] conguration pins. System designers can use these  
pins to optimize the LVDS receive data performance.  
XFP Module Considerations  
The XPIO110GXS was conceived and implemented prior to the nalization of the XFP specication. The implica-  
tion of this is the CML TX voltage swing is typically higher than that specied in the XFP MSA documents.  
The XFP MSA specication indicates a XFP module should accept a maximum of 800mV input swing. In practice it  
is the individual XFP module internal architecture that denes the maximum range. However, most XFP modules  
simply rate themselves to the 800mV specication regardless of the likelihood they may operate beyond the range  
specied in the XFP MSA.  
Actual operation of the XPIO110GXS with existing XFP modules shows these still operate with the CML swing set  
to the default TX_CML_ISET[1:0] = “11”. In order to more closely match the XFP specication a  
TX_CML_ISET[1:0] = “01” conguration is recommended. This places the typical output swing from the CML TX  
outputs at 650mV to 1100mV.  
Loopback Operation  
The XPIO 110GXS supports several loopback operations to provide diagnostic functions and to aid in performing  
SONET/SDH functional tests.  
LVDS Diagnostic Loopback  
In LVDS loopback mode, 16 bit-wide data is fed into the TX LVDS input. The XPIO 110GXS routes data from the  
LVDS transmit interface to the internal receiver interface, and then repeats the data at the LVDS RX output.  
To enable this mode of operation set BIST_ENb=0, LB_LVDS_ENb=0, and BIST_LB_SC[1:0]=10.  
5

与XPIO110GXS相关器件

型号 品牌 描述 获取价格 数据表
XPJ1R004PB TOSHIBA N-ch MOSFET, 40 V, 160 A, 0.0010 Ω@10V, S-TOG

获取价格

XPJR6604PB TOSHIBA N-ch MOSFET, 40 V, 200 A, 0.00066 Ω@10V, S-TO

获取价格

XP-L CREE Cree XLamp XP-L LEDs

获取价格

XP-L2 CREE Cree XLamp XP-L2 LEDs

获取价格

XPL2010 COILCRAFT Power Inductors

获取价格

XPL2010_18 COILCRAFT Shielded Power Inductors

获取价格