Fact Sheet
MPC7450/MPC7451
HIGH PERFORMANCE
HOST MICROPROCESSOR
SUPERSCALAR MICROPROCESSOR
The MPC7450/MPC7451 host processor is a high-
performance, low-power, 32-bit implementation of the
PowerPC RISC architecture with a full 128-bit
MPC7450/MPC7451 microprocessors feature a high-frequency superscalar G4 core,
capable of issuing four instructions per clock cycle (three instructions + branch) into 11
independent execution units:
implementation of Motorola’s AltiVec™ technology. This
microprocessor is ideal for leading-edge computing, em-
bedded network control, and signal processing
applications. The MPC7450/MPC7451 has a deep, seven-
stage pipeline with 11 execution units. The L2 cache has
been integrated onto the die for greater speed, and
supports a large backside L3 cache with a 64-bit
datapath. The MPC7450/MPC7451 offers increased
address space and high-bandwidth MPX bus with
minimized signal setup times and reduced idle cycles to
increase bus bandwidth to a maximum speed of 133 MHz.
MPC7450/MPC7451 processors offer single-cycle,
throughput, double-precision, floating-point performance
and full symmetric multi-processing (SMP) capabilities.
Finally, the MPC7450/MPC7451 is software-compatible
with existing MPC6xx, MPC7xx, and MPC74xx host
processors and exploits the full potential of AltiVec
technology.
• Four integer units (3 simple + 1 complex)
• Double-precision floating-point unit
• Four AltiVec units (simple, complex, floating, and permute)
• Load/store unit
• Branch processing unit
CACHE AND MMU SUPPORT
The MPC7450/MPC7451 microprocessor has separate 32 KB, physically addressed
instruction and data caches. Both L1 caches feature cache way locking and are eight-way
set associative. For greater speed, the L2 cache has been integrated on-chip with a 256-
bit interface to L1 which operates at processor frequency. This L2 is 256 kB eight-way set
MPC7450/MPC7451 BLOCK DIAGRAM
32 KB
Instruction
Cache
Sequencer Unit
Instruction Fetch
Branch Unit
Completion
Unit
BHT/
BTIC
Dispatch Unit
AltiVec Issue
GPR Issue
FPR Issue
GPRs
Rename
Buffers
FPRs
Rename
Buffers
FPU
LSU
CFX SFXO SFX1 SFX2
Interface
to Memory
Sub-System
VRs
Rename
Buffers
32 kB
Data
Cache
AltiVec Engine
Unified L2 Cache/Tag L3 Control
System Interface Unit
60x/MPX bus interface