5秒后页面跳转
XCV200-5FGG456I PDF预览

XCV200-5FGG456I

更新时间: 2024-11-06 19:48:43
品牌 Logo 应用领域
赛灵思 - XILINX 时钟可编程逻辑
页数 文件大小 规格书
99页 927K
描述
Field Programmable Gate Array, 1176 CLBs, 236666 Gates, 294MHz, CMOS, PBGA456, FBGA-456

XCV200-5FGG456I 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Obsolete零件包装代码:BGA
包装说明:BGA,针数:456
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.8
Is Samacsys:N最大时钟频率:294 MHz
CLB-Max的组合延迟:0.7 nsJESD-30 代码:S-PBGA-B456
JESD-609代码:e1长度:23 mm
湿度敏感等级:3可配置逻辑块数量:1176
等效关口数量:236666端子数量:456
组织:1176 CLBS, 236666 GATES封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装形状:SQUARE
封装形式:GRID ARRAY峰值回流温度(摄氏度):250
可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY认证状态:Not Qualified
座面最大高度:2.6 mm最大供电电压:2.625 V
最小供电电压:2.375 V标称供电电压:2.5 V
表面贴装:YES技术:CMOS
端子面层:Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5)端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:30宽度:23 mm
Base Number Matches:1

XCV200-5FGG456I 数据手册

 浏览型号XCV200-5FGG456I的Datasheet PDF文件第2页浏览型号XCV200-5FGG456I的Datasheet PDF文件第3页浏览型号XCV200-5FGG456I的Datasheet PDF文件第4页浏览型号XCV200-5FGG456I的Datasheet PDF文件第5页浏览型号XCV200-5FGG456I的Datasheet PDF文件第6页浏览型号XCV200-5FGG456I的Datasheet PDF文件第7页 
R
Spartan-II FPGA Family  
Data Sheet  
DS001 June 13, 2008  
Product Specification  
This document includes all four modules of the Spartan®-II FPGA data sheet.  
Module 1:  
Introduction and Ordering Information  
Module 3:  
DC and Switching Characteristics  
DS001-1 (v2.8) June 13, 2008  
DS001-3 (v2.8) June 13, 2008  
Introduction  
DC Specifications  
-
-
-
-
-
Absolute Maximum Ratings  
Recommended Operating Conditions  
DC Characteristics  
Power-On Requirements  
DC Input and Output Levels  
Features  
General Overview  
Product Availability  
User I/O Chart  
Ordering Information  
Switching Characteristics  
-
-
-
-
-
-
-
-
Pin-to-Pin Parameters  
Module 2:  
IOB Switching Characteristics  
Clock Distribution Characteristics  
DLL Timing Parameters  
CLB Switching Characteristics  
Block RAM Switching Characteristics  
TBUF Switching Characteristics  
JTAG Switching Characteristics  
Functional Description  
DS001-2 (v2.8) June 13, 2008  
Architectural Description  
-
-
-
-
-
-
Spartan-II Array  
Input/Output Block  
Configurable Logic Block  
Block RAM  
Clock Distribution: Delay-Locked Loop  
Boundary Scan  
Module 4:  
Pinout Tables  
Development System  
Configuration  
DS001-4 (v2.8) June 13, 2008  
Pin Definitions  
Pinout Tables  
-
Configuration Timing  
Design Considerations  
IMPORTANT NOTE: This Spartan-II FPGA data sheet is in four modules. Each module has its own Revision History at the  
end. Use the PDF "Bookmarks" for easy navigation in this volume.  
© 2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other  
trademarks are the property of their respective owners.  
DS001 June 13, 2008  
www.xilinx.com  
Product Specification  
1

与XCV200-5FGG456I相关器件

型号 品牌 获取价格 描述 数据表
XCV200-5HQ240I XILINX

获取价格

Field Programmable Gate Array, 1176 CLBs, 236666 Gates, 294MHz, PQFP240, HQ240
XCV200-5PQ240C XILINX

获取价格

Field Programmable Gate Arrays
XCV200-5PQ240I XILINX

获取价格

Field Programmable Gate Arrays
XCV200-5PQG240C XILINX

获取价格

Field Programmable Gate Array, 1176 CLBs, 236666 Gates, 294MHz, CMOS, PQFP240, PLASTIC, QF
XCV200-5PQG240I XILINX

获取价格

Field Programmable Gate Array, 1176 CLBs, 236666 Gates, 294MHz, CMOS, PQFP240, PLASTIC, QF
XCV200-6BG256C XILINX

获取价格

Field Programmable Gate Arrays
XCV200-6BG256I XILINX

获取价格

Field Programmable Gate Arrays
XCV200-6BG352C XILINX

获取价格

Field Programmable Gate Arrays
XCV200-6BG352I XILINX

获取价格

Field Programmable Gate Arrays
XCV200-6FG256C XILINX

获取价格

Field Programmable Gate Arrays