5秒后页面跳转
TLV5592 PDF预览

TLV5592

更新时间: 2024-01-28 07:42:40
品牌 Logo 应用领域
德州仪器 - TI 转换器
页数 文件大小 规格书
15页 209K
描述
2-BIT ANALOG-TO-DIGITAL CONVERTER FOR FLEX PAGER CHIPSET

TLV5592 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Active零件包装代码:SOIC
包装说明:PLASTIC, SOP-14针数:14
Reach Compliance Code:unknown风险等级:5.92
转换器类型:ADC, PROPRIETARY METHODJESD-30 代码:R-PDSO-G14
JESD-609代码:e0长度:8.65 mm
湿度敏感等级:NOT SPECIFIED模拟输入通道数量:1
位数:2功能数量:1
端子数量:14最高工作温度:65 °C
最低工作温度:-20 °C输出位码:BINARY
输出格式:PARALLEL, WORD封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):NOT SPECIFIED
采样并保持/跟踪并保持:TRACK座面最大高度:1.75 mm
表面贴装:YES温度等级:OTHER
端子面层:TIN LEAD端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:3.9 mm

TLV5592 数据手册

 浏览型号TLV5592的Datasheet PDF文件第2页浏览型号TLV5592的Datasheet PDF文件第3页浏览型号TLV5592的Datasheet PDF文件第4页浏览型号TLV5592的Datasheet PDF文件第6页浏览型号TLV5592的Datasheet PDF文件第7页浏览型号TLV5592的Datasheet PDF文件第8页 
TLV5592  
2-BIT ANALOG-TO-DIGITAL CONVERTER  
FOR FLEX PAGER CHIPSET  
SLAS145A – JUNE1996 – REVISED DECEMBER 1997  
electrical characteristics over recommended operating free-air temperature range,  
AV  
= DV  
= 1.8 V to 2.5 V, f  
= 38.4 kHz (unless otherwise noted)  
DD  
DD  
(CLK)  
power  
PARAMETER  
TEST CONDITIONS  
Fast track, slow track, or hold mode  
= 0.8 V, V = 0.8 V  
MIN  
MAX  
UNIT  
I
I
Operating supply current  
250  
µA  
DD  
V
I(DC OFFSET) I(SIG)  
For all digital inputs,  
0 < V < 0.5 V or V > DV 0.5 V.  
DD  
Standby supply current  
1
µA  
DD(standby)  
I
I
digital  
PARAMETER  
High-level output voltage  
Low-level output voltage  
High-level input current  
TEST CONDITIONS  
= –100 µA  
MIN  
DV –0.5  
DD  
TYP  
MAX  
UNIT  
V
V
V
I
I
OH  
OH  
= 100 µA  
0.5  
2.5  
V
OL  
OL  
I
I
V = DV  
DD  
1
–1  
10  
µA  
µA  
pF  
IH  
I
Low-level input current  
V = 0  
–2.5  
IL  
I
C
Input capacitance, digital input  
i
analog  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
1.0  
1
MAX  
UNIT  
V
Voltage accuracy at MID  
V
= 2 V,  
C
= 220 nF  
L(MID)  
1.42  
1.05  
DD  
Z
Z
Input impedance at SIG (see Note 3)  
f
= 1.0 kHz  
MΩ  
MΩ  
i
(IN)  
Input impedance at DC OFFSET (see Note 3)  
1
3
i(offset)  
I
Average input current into SIG  
Input capacitance, all inputs  
GND < V < AV  
100  
nA  
pF  
I(SIG)  
I
DD  
C
10  
i
NOTE 3: The input is capacitive and, therefore, is dynamic. Impedance specifications are based on f  
= 38.4 kHz.  
(CLK)  
operating characteristics over recommended operating free-air temperature range,  
AV = DV = 3 V, f = 38.4 kHz (unless otherwise noted)  
DD  
DD  
(CLK)  
peak-and-valley DACs  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
V /255  
DD  
MAX  
UNIT  
V
Step size, LSB  
Full-scale error  
Zero-code error  
E
E
1
3
LSB  
LSB  
mV/ms  
LSB  
FS  
ZS  
Voltage output drift  
Hold mode  
0
E
D
Differential nonlinearity (DNL) error  
1
low-pass filter  
PARAMETER  
Pass-band filter gain  
TEST CONDITIONS  
MIN  
TYP  
MAX  
6.25  
4
UNIT  
G
V
= 0.8 V, V = ± 125 mV  
5.75  
2
6
3
3
dB  
I(DC OFFSET)  
V = ± 500 mV  
I
1-kHz filter  
2-kHz filter  
f
= 1 kHz  
= 2 kHz  
I
I(SIG)  
I(SIG)  
Filter attenuation  
Stabilization time  
dB  
ms  
V = ± 500 mV  
f
2
4
I
t
s
Off mode to hold mode (see Table 1)  
5
5
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与TLV5592相关器件

型号 品牌 描述 获取价格 数据表
TLV5592D TI 2-BIT ANALOG-TO-DIGITAL CONVERTER FOR FLEX PAGER CHIPSET

获取价格

TLV5592ED TI 1-CH 2-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PDSO14

获取价格

TLV5604 TI 2.7-V TO 5.5-V 10-BIT 3-mS QUADRUPLE DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN

获取价格

TLV5604_15 TI 2.7-V TO 5.5-V 10-BIT 3-μS QUADRUPLE DIGITAL

获取价格

TLV5604CD TI 2.7-V TO 5.5-V 10-BIT 3-mS QUADRUPLE DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN

获取价格

TLV5604CDG4 TI 2.7-V TO 5.5-V 10-BIT 3-μS QUADRUPLE DIGITAL

获取价格

TLV5604CDR TI 2.7-V TO 5.5-V 10-BIT 3-mS QUADRUPLE DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN

获取价格

TLV5604CDRG4 TI 2.7-V TO 5.5-V 10-BIT 3-μS QUADRUPLE DIGITAL

获取价格

TLV5604CPW TI 2.7-V TO 5.5-V 10-BIT 3-mS QUADRUPLE DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN

获取价格

TLV5604CPWG4 TI 10-Bit, 3 us Quad DAC, Serial Input, Simultaneous Update, Programmable Settling Time, Powe

获取价格