5秒后页面跳转
SNJ54AHCT273J PDF预览

SNJ54AHCT273J

更新时间: 2024-02-10 14:43:58
品牌 Logo 应用领域
德州仪器 - TI 触发器锁存器逻辑集成电路
页数 文件大小 规格书
15页 408K
描述
OCTAL D-TYPE FLIP-FLOPS WITH CLEAR

SNJ54AHCT273J 技术参数

生命周期:Obsolete零件包装代码:DIP
包装说明:DIP, DIP20,.3针数:20
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.71Is Samacsys:N
系列:AHCT/VHCT/VTJESD-30 代码:R-GDIP-T20
长度:24.195 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:45000000 Hz
最大I(ol):0.008 A位数:8
功能数量:1端子数量:20
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:TRUE封装主体材料:CERAMIC, GLASS-SEALED
封装代码:DIP封装等效代码:DIP20,.3
封装形状:RECTANGULAR封装形式:IN-LINE
电源:5 V传播延迟(tpd):11 ns
认证状态:Not Qualified筛选级别:MIL-PRF-38535
座面最大高度:5.08 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:CMOS温度等级:MILITARY
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL触发器类型:POSITIVE EDGE
宽度:7.62 mm最小 fmax:65 MHz
Base Number Matches:1

SNJ54AHCT273J 数据手册

 浏览型号SNJ54AHCT273J的Datasheet PDF文件第2页浏览型号SNJ54AHCT273J的Datasheet PDF文件第3页浏览型号SNJ54AHCT273J的Datasheet PDF文件第4页浏览型号SNJ54AHCT273J的Datasheet PDF文件第5页浏览型号SNJ54AHCT273J的Datasheet PDF文件第6页浏览型号SNJ54AHCT273J的Datasheet PDF文件第7页 
SN54AHCT273, SN74AHCT273  
OCTAL D-TYPE FLIP-FLOPS  
WITH CLEAR  
SCLS375E – JUNE 1997 – REVISED APRIL 2002  
SN54AHCT273 . . . J OR W PACKAGE  
SN74AHCT273 . . . DB, DGV, DW, N, NS, OR PW PACKAGE  
(TOP VIEW)  
Inputs Are TTL-Voltage Compatible  
Contain Eight Flip-Flops With Single-Rail  
Outputs  
CLR  
1Q  
1D  
2D  
2Q  
3Q  
3D  
4D  
4Q  
V
CC  
Direct Clear Input  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
8Q  
8D  
7D  
7Q  
6Q  
6D  
Individual Data Input to Each Flip-Flop  
Applications Include:  
– Buffer/Storage Registers  
– Shift Registers  
– Pattern Generators  
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
13 5D  
12 5Q  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
11  
GND  
CLK  
SN54AHCT273 . . . FK PACKAGE  
(TOP VIEW)  
– 1000-V Charged-Device Model (C101)  
description  
Thesedevicesarepositive-edge-triggeredD-type  
flip-flops with a direct clear (CLR) input.  
3
2
1
20 19  
18  
2D  
2Q  
3Q  
3D  
4D  
8D  
17 7D  
4
5
6
7
8
Information at the data (D) inputs meeting the  
setup time requirements is transferred to the  
Q outputs on the positive-going edge of the clock  
(CLK) pulse. Clock triggering occurs at a  
particular voltage level and is not directly related  
to the transition time of the positive-going pulse.  
When CLK is at either the high or low level, the  
D input has no effect at the output.  
16  
15  
14  
7Q  
6Q  
6D  
9 10 11 12 13  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
PDIP – N  
Tube  
SN74AHCT273N  
SN74AHCT273N  
Tube  
SN74AHCT273DW  
SN74AHCT273DWR  
SN74AHCT273NSR  
SN74AHCT273DBR  
SN74AHCT273PWR  
SOIC – DW  
AHCT273  
Tape and reel  
Tape and reel  
Tape and reel  
Tape and reel  
Tape and reel  
Tube  
–40°C to 85°C  
SOP – NS  
AHCT273  
HB273  
SSOP – DB  
TSSOP – PW  
TVSOP – DGV  
CDIP – J  
HB273  
SN74AHCT273DGVR HB273  
SNJ54AHCT273J  
SNJ54AHCT273W  
SNJ54AHCT273FK  
SNJ54AHCT273J  
–55°C to 125°C  
CFP – W  
Tube  
SNJ54AHCT273W  
SNJ54AHCT273FK  
LCCC – FK  
Tube  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines  
are available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2002, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SNJ54AHCT273J相关器件

型号 品牌 获取价格 描述 数据表
SNJ54AHCT273W TI

获取价格

OCTAL D-TYPE FLIP-FLOPS WITH CLEAR
SNJ54AHCT32FK TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-OR GATES
SNJ54AHCT32FKR TI

获取价格

AHCT/VHCT/VT SERIES, QUAD 2-INPUT OR GATE, CQCC20, CERAMIC, LCC-20
SNJ54AHCT32J TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-OR GATES
SNJ54AHCT32W TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-OR GATES
SNJ54AHCT32WR TI

获取价格

AHCT/VHCT/VT SERIES, QUAD 2-INPUT OR GATE, CDFP14, CERAMIC, DFP-14
SNJ54AHCT367FK TI

获取价格

HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS
SNJ54AHCT367FKR TI

获取价格

AHCT/VHCT/VT SERIES, 6-BIT DRIVER, TRUE OUTPUT, CQCC20, CERAMIC, LCC-20
SNJ54AHCT367J TI

获取价格

HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS
SNJ54AHCT367W TI

获取价格

HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS