5秒后页面跳转
SN74ALS561ADW PDF预览

SN74ALS561ADW

更新时间: 2024-11-03 23:06:15
品牌 Logo 应用领域
德州仪器 - TI 计数器输出元件
页数 文件大小 规格书
9页 156K
描述
SYNCHRONOUS 4-BIT COUNTERS WITH 3-STATE OUTPUTS

SN74ALS561ADW 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:SOIC
包装说明:SOP, SOP20,.4针数:20
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:8其他特性:TCO OUTPUT; COUNT ENABLE INPUTS
计数方向:UP系列:ALS
JESD-30 代码:R-PDSO-G20长度:12.8 mm
负载电容(CL):50 pF负载/预设输入:YES
逻辑集成电路类型:BINARY COUNTER最大I(ol):0.008 A
工作模式:SYNCHRONOUS位数:4
功能数量:1端子数量:20
最高工作温度:70 °C最低工作温度:
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP20,.4
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TUBE峰值回流温度(摄氏度):NOT SPECIFIED
电源:5 V最大电源电流(ICC):33 mA
Prop。Delay @ Nom-Sup:18 ns传播延迟(tpd):18 ns
认证状态:Not Qualified座面最大高度:2.65 mm
子类别:Counters最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:TTL
温度等级:COMMERCIAL端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:7.5 mm最小 fmax:30 MHz

SN74ALS561ADW 数据手册

 浏览型号SN74ALS561ADW的Datasheet PDF文件第2页浏览型号SN74ALS561ADW的Datasheet PDF文件第3页浏览型号SN74ALS561ADW的Datasheet PDF文件第4页浏览型号SN74ALS561ADW的Datasheet PDF文件第5页浏览型号SN74ALS561ADW的Datasheet PDF文件第6页浏览型号SN74ALS561ADW的Datasheet PDF文件第7页 
SN54ALS561A, SN74ALS561A  
SYNCHRONOUS 4-BIT COUNTERS  
WITH 3-STATE OUTPUTS  
SDAS225A – DECEMBER 1982 – REVISED JANUARY 1995  
SN54ALS561A . . . J PACKAGE  
SN74ALS561A . . . DW OR N PACKAGE  
(TOP VIEW)  
Carry Output for n-Bit Cascading  
Buffer-Type Outputs Drive Bus Lines  
Directly  
Choice of Asynchronous or Synchronous  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
ALOAD  
CLK  
A
V
CC  
Clearing and Loading  
RCO  
CCO  
OE  
Internal Look-Ahead Circuitry for Fast  
B
C
D
Cascading  
Q
Q
Q
Q
A
B
C
D
Package Options Include Plastic  
Small-Outline (DW) Packages, Ceramic  
Chip Carriers (FK), and Standard Plastic (N)  
and Ceramic (J) 300-mil DIPs  
ENP  
ACLR  
SCLR  
GND  
ENT  
SLOAD  
description  
These binary counters are programmable and  
offer synchronous and asynchronous clearing as  
well as synchronous and asynchronous loading.  
All synchronous functions are executed on the  
positive-going edge of the clock.  
SN54ALS561A . . . FK PACKAGE  
(TOP VIEW)  
The clear function is initiated by applying a low  
level to either asynchronous clear (ACLR) or  
synchronous clear (SCLR). ACLR (direct clear)  
overrides all other functions of the device, while  
SCLR overrides only the other synchronous  
functions. Data is loaded from the A, B, C, and D  
inputs by applying a low level to asynchronous  
load (ALOAD) or by the combination of a low level  
3
2
1
20 19  
18  
4
5
6
7
8
B
C
CCO  
OE  
17  
16  
15  
14  
D
Q
Q
Q
A
B
C
ENP  
ACLR  
9 10 11 12 13  
at synchronous load (SLOAD) and  
a
positive-going clock transition. The counting  
function is enabled only when enable P (ENP),  
enable T (ENT), ACLR, ALOAD, SCLR, and  
SLOAD are all high.  
A high level at the output-enable (OE) input forces the Q outputs into the high-impedance state, and a low level  
enables those outputs. Counting is independent of OE. ENT is fed forward to enable the ripple-carry output  
(RCO) to produce a high-level pulse while the count is maximum (15). The clocked carry output (CCO) produces  
a high-level pulse for a duration equal to that of the low level of the clock when RCO is high and the counter is  
enabled (ENP and ENT are high); otherwise, CCO is low. CCO does not have the glitches commonly associated  
with a ripple-carry output. Cascading is normally accomplished by connecting RCO or CCO of the first counter  
to ENT of the next counter. However, for very high-speed counting, RCO should be used for cascading because  
CCO does not become active until the clock returns to the low level.  
The SN54ALS561A is characterized for operation over the full military temperature range of 55°C to 125°C.  
The SN74ALS561A is characterized for operation from 0°C to 70°C.  
Copyright 1995, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74ALS561ADW 替代型号

型号 品牌 替代类型 描述 数据表
SN74ALS561ADWE4 TI

完全替代

ALS SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, PDSO20, PLASTIC, SO-16

与SN74ALS561ADW相关器件

型号 品牌 获取价格 描述 数据表
SN74ALS561ADW3 TI

获取价格

IC,COUNTER,UP,4-BIT BINARY,ALS-TTL,SOP,20PIN,PLASTIC
SN74ALS561ADWE4 TI

获取价格

ALS SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, PDSO20, PLASTIC, SO-16
SN74ALS561ADWG4 TI

获取价格

ALS SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, PDSO20, GREEN, PLASTIC, S
SN74ALS561ADWP3 TI

获取价格

IC,COUNTER,UP,4-BIT BINARY,ALS-TTL,SOP,20PIN,PLASTIC
SN74ALS561ADWR ROCHESTER

获取价格

ALS SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, PDSO20, PLASTIC, SO-16
SN74ALS561AFN TI

获取价格

IC,COUNTER,UP,4-BIT BINARY,ALS-TTL,LDCC,20PIN,PLASTIC
SN74ALS561AFN3 TI

获取价格

IC,COUNTER,UP,4-BIT BINARY,ALS-TTL,LDCC,20PIN,PLASTIC
SN74ALS561AJ4 TI

获取价格

IC,COUNTER,UP,4-BIT BINARY,ALS-TTL,DIP,20PIN,CERAMIC
SN74ALS561AN TI

获取价格

SYNCHRONOUS 4-BIT COUNTERS WITH 3-STATE OUTPUTS
SN74ALS561AN1 TI

获取价格

IC,COUNTER,UP,4-BIT BINARY,ALS-TTL,DIP,20PIN,PLASTIC