5秒后页面跳转
SN54LV374W PDF预览

SN54LV374W

更新时间: 2024-11-06 20:03:51
品牌 Logo 应用领域
德州仪器 - TI 驱动输出元件逻辑集成电路
页数 文件大小 规格书
7页 131K
描述
LV/LV-A/LVX/H SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDFP20, CERAMIC, FP-20

SN54LV374W 技术参数

生命周期:Obsolete零件包装代码:DFP
包装说明:CERAMIC, FP-20针数:20
Reach Compliance Code:unknown风险等级:5.84
系列:LV/LV-A/LVX/HJESD-30 代码:R-GDFP-F20
长度:13.09 mm逻辑集成电路类型:BUS DRIVER
位数:8功能数量:1
端口数量:2端子数量:20
最高工作温度:125 °C最低工作温度:-55 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:CERAMIC, GLASS-SEALED封装代码:DFP
封装形状:RECTANGULAR封装形式:FLATPACK
传播延迟(tpd):29 ns认证状态:Not Qualified
座面最大高度:2.54 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):2.7 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子形式:FLAT
端子节距:1.27 mm端子位置:DUAL
宽度:6.92 mmBase Number Matches:1

SN54LV374W 数据手册

 浏览型号SN54LV374W的Datasheet PDF文件第2页浏览型号SN54LV374W的Datasheet PDF文件第3页浏览型号SN54LV374W的Datasheet PDF文件第4页浏览型号SN54LV374W的Datasheet PDF文件第5页浏览型号SN54LV374W的Datasheet PDF文件第6页浏览型号SN54LV374W的Datasheet PDF文件第7页 
SN54LV374, SN74LV374  
OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS  
WITH 3-STATE OUTPUTS  
SCLS197B – FEBRUARY 1993 – REVISED APRIL 1996  
SN54LV374 . . . J OR W PACKAGE  
SN74LV374 . . . DB, DW, OR PW PACKAGE  
(TOP VIEW)  
EPIC (Enhanced-Performance Implanted  
CMOS) 2-µ Process  
Typical V  
< 0.8 V at V , T = 25°C  
(Output Ground Bounce)  
OLP  
CC  
A
OE  
1Q  
1D  
2D  
2Q  
3Q  
3D  
4D  
4Q  
V
CC  
8Q  
8D  
1
2
3
4
5
6
7
8
9
20  
19  
18  
Typical V  
> 2 V at V , T = 25°C  
(Output V  
Undershoot)  
OHV  
CC  
OH  
A
17 7D  
16 7Q  
15 6Q  
14 6D  
13 5D  
12 5Q  
11 CLK  
ESD Protection Exceeds 2000 V Per  
MIL-STD-883C, Method 3015; Exceeds  
200 V Using Machine Model  
(C = 200 pF, R = 0)  
Latch-Up Performance Exceeds 250 mA  
Per JEDEC Standard JESD-17  
GND 10  
Package Options Include Plastic  
Small-Outline (DW), Shrink Small-Outline  
(DB), Thin Shrink Small-Outline (PW),  
Ceramic Flat (W) Packages, Chip Carriers  
(FK), and (J) 300-mil DIPs  
SN54LV374 . . . FK PACKAGE  
(TOP VIEW)  
description  
3
2
1
20 19  
18  
8D  
7D  
7Q  
2D  
2Q  
3Q  
3D  
4D  
4
5
6
7
8
These octal edge-triggered D-type flip-flops are  
designed for 2.7-V to 5.5-V V operation.  
17  
16  
CC  
15 6Q  
14  
9 10 11 12 13  
The ’LV374 feature 3-state outputs designed  
specifically for driving highly capacitive or  
relatively low-impedance loads. These devices  
are particularly suitable for implementing buffer  
registers, I/O ports, bidirectional bus drivers, and  
working registers.  
6D  
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data  
(D) inputs.  
A buffered output-enable (OE) input can be used to place the eight outputs in either as normal logic state (high  
or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the  
buslinessignificantly. Thehigh-impedancestateandtheincreaseddriveprovidethecapabilitytodrivebuslines  
without need for interface or pullup components.  
OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while  
the outputs are in the high-impedance state.  
The SN74LV374 is available in TI’s shrink small-outline package (DB), which provides the same I/O pin count  
and functionality of standard small-outline packages in less than half the printed-circuit-board area.  
The SN54LV374 is characterized for operation over the full military temperature range of –55°C to 125°C. The  
SN74LV374 is characterized for operation from –40°C to 85°C.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
EPIC is a trademark of Texas Instruments Incorporated.  
Copyright 1996, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN54LV374W相关器件

型号 品牌 获取价格 描述 数据表
SN54LV393A TI

获取价格

DUAL 4-BIT BINARY COUNTERS
SN54LV393A_07 TI

获取价格

DUAL 4-BIT BINARY COUNTERS
SN54LV4040A TI

获取价格

12-BIT ASYNCHRONOUS BINARY COUNTERS
SN54LV4040A_07 TI

获取价格

12-BIT ASYNCHRONOUS BINARY COUNTERS
SN54LV4040AFK TI

获取价格

12-BIT ASYNCHRONOUS BINARY COUNTERS
SN54LV4040AJ TI

获取价格

12-BIT ASYNCHRONOUS BINARY COUNTERS
SN54LV4040AW TI

获取价格

12-BIT ASYNCHRONOUS BINARY COUNTERS
SN54LV404A TI

获取价格

12-BIT ASYNCHRONOUS BIARY COUNTERS
SN54LV4051A TI

获取价格

8-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS
SN54LV4051A_07 TI

获取价格

8-CHANNEL ANALOG MULTIPLESERS/DEMULTIPLEXERS