5秒后页面跳转
NB7VQ14MMNG PDF预览

NB7VQ14MMNG

更新时间: 2024-11-15 01:14:23
品牌 Logo 应用领域
安森美 - ONSEMI 驱动逻辑集成电路
页数 文件大小 规格书
10页 173K
描述
Multi−Level Inputs Internal Termination

NB7VQ14MMNG 技术参数

是否无铅: 不含铅生命周期:Active
零件包装代码:QFN包装说明:HVQCCN, LCC16,.12SQ,20
针数:16Reach Compliance Code:compliant
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:2.11其他特性:ALSO OPERATES AT 3.3 AND 2.5 V SUPPLY
系列:7VQ输入调节:DIFFERENTIAL MUX
JESD-30 代码:S-XQCC-N16长度:3 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER湿度敏感等级:1
功能数量:1反相输出次数:
端子数量:16实输出次数:8
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装等效代码:LCC16,.12SQ,20封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):NOT SPECIFIED
电源:1.8/3.3 VProp。Delay @ Nom-Sup:0.225 ns
传播延迟(tpd):0.225 ns认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.015 ns座面最大高度:1 mm
子类别:Clock Drivers最大供电电压 (Vsup):1.89 V
最小供电电压 (Vsup):1.71 V标称供电电压 (Vsup):1.8 V
表面贴装:YES温度等级:INDUSTRIAL
端子面层:Nickel/Gold/Palladium (Ni/Au/Pd)端子形式:NO LEAD
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:3 mm
最小 fmax:7000 MHzBase Number Matches:1

NB7VQ14MMNG 数据手册

 浏览型号NB7VQ14MMNG的Datasheet PDF文件第2页浏览型号NB7VQ14MMNG的Datasheet PDF文件第3页浏览型号NB7VQ14MMNG的Datasheet PDF文件第4页浏览型号NB7VQ14MMNG的Datasheet PDF文件第5页浏览型号NB7VQ14MMNG的Datasheet PDF文件第6页浏览型号NB7VQ14MMNG的Datasheet PDF文件第7页 
NB7VQ14M  
1.8V/2.5V/3.3V 8GHz /  
14Gbps Differential 1:4  
Clock / Data CML Fanout  
Buffer w/ Selectable Input  
Equalizer  
http://onsemi.com  
MARKING  
DIAGRAM*  
MultiLevel Inputs w/ Internal Termination  
16  
1
Description  
1
NB7V  
Q14M  
ALYWG  
G
The NB7VQ14M is a high performance differential 1:4 CML fanout  
buffer with a selectable Equalizer receiver. When placed in series with  
a Clock /Data path operating up to 8 GHz or 14 Gb/s, respectively, the  
NB7VQ14M inputs will compensate the degraded signal transmitted  
across a FR4 PCB backplane or cable interconnect and output four  
identical CML copies of the input signal with a 1.8 V, 2.5 V or 3.3 V  
power supply. Therefore, the serial data rate is increased by reducing  
InterSymbol Interference (ISI) caused by losses in copper  
interconnect or long cables. The EQualizer ENable pin (EQEN)  
allows the IN/IN inputs to either flow through or bypass the Equalizer  
section. Control of the Equalizer function is realized by setting EQEN;  
When EQEN is set Low, the IN/IN inputs bypass the Equalizer. When  
EQEN is set High, the IN/IN inputs flow through the Equalizer. The  
default state at startup is LOW. As such, NB7VQ14M is ideal for  
SONET, GigE, Fiber Channel, Backplane and other Clock/Data  
distribution applications.  
The differential inputs incorporate internal 50 W termination  
resistors that are accessed through the VT pin. This feature allows the  
NB7VQ14M to accept various logic level standards, such as LVPECL,  
CML or LVDS. The 1:4 fanout design was optimized for low output  
skew applications.  
The NB7VQ14M is a member of the GigaCommfamily of high  
performance clock products.  
QFN16  
MN SUFFIX  
CASE 485G  
A
L
Y
W
G
= Assembly Location  
= Wafer Lot  
= Year  
= Work Week  
= PbFree Package  
(Note: Microdot may be in either location)  
*For additional marking information, refer to  
Application Note AND8002/D.  
SIMPLIFIED BLOCK DIAGRAM  
EQ  
Features  
Input Data Rate > 14 Gb/s, Typical  
Input Clock Frequency > 8 GHz, Typical  
165 ps Typical Propagation Delay  
30 ps Typical Rise and Fall Times  
< 15 ps Maximum Output Skew  
< 0.8 ps Maximum RMS Clock Jitter  
< 10 ps pp of Data Dependent Jitter  
Differential CML Outputs, 400 mV PeaktoPeak, Typical  
Selectable Input Equalization  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 9 of this data sheet.  
Operating Range: V = 1.71 V to 3.6 V with GND = 0 V  
CC  
Internal Input Termination Resistors, 50 W  
40°C to +85°C Ambient Operating Temperature  
These are PbFree Devices  
© Semiconductor Components Industries, LLC, 2010  
1
Publication Order Number:  
December, 2010 Rev. 0  
NB7VQ14M/D  

NB7VQ14MMNG 替代型号

型号 品牌 替代类型 描述 数据表
NB7VQ14MMNHTBG ONSEMI

完全替代

Multi−Level Inputs Internal Termination
NB7VQ14MMNTXG ONSEMI

完全替代

Clock / Data CML Fanout Buffer, 1:4 Differential, 1.8 V / 2.5 V / 3.3 V, 8 GHz, 14 Gbps, w

与NB7VQ14MMNG相关器件

型号 品牌 获取价格 描述 数据表
NB7VQ14MMNHTBG ONSEMI

获取价格

Multi−Level Inputs Internal Termination
NB7VQ14MMNTXG ONSEMI

获取价格

Clock / Data CML Fanout Buffer, 1:4 Differential, 1.8 V / 2.5 V / 3.3 V, 8 GHz, 14 Gbps, w
NB7VQ572M ONSEMI

获取价格

1.8V / 2.5V /3.3V Differential 4:1 Mux w/Input Equalizer to 1:2 CML Clock/Data Fanout / Tr
NB7VQ572MMNG ONSEMI

获取价格

1.8V / 2.5V /3.3V Differential 4:1 Mux w/Input Equalizer to 1:2 CML Clock/Data Fanout / Tr
NB7VQ572MMNR4G ONSEMI

获取价格

1.8V / 2.5V /3.3V Differential 4:1 Mux w/Input Equalizer to 1:2 CML Clock/Data Fanout / Tr
NB7VQ58M ONSEMI

获取价格

1.8V / 2.5V / 3.3V Differential 2:1 Clock/Data Multiplexer / Translator with CML Outputs
NB7VQ58MMNG ONSEMI

获取价格

1.8V / 2.5V / 3.3V Differential 2:1 Clock/Data Multiplexer / Translator with CML Outputs
NB7VQ58MMNHTBG ONSEMI

获取价格

1.8V / 2.5V / 3.3V Differential 2:1 Clock/Data Multiplexer / Translator with CML Outputs
NB7VQ58MMNTXG ONSEMI

获取价格

1.8V / 2.5V / 3.3V Differential 2:1 Clock/Data Multiplexer / Translator with CML Outputs
NB-80E-01-H TDK

获取价格

超声波加湿装置