5秒后页面跳转
MM74C48N PDF预览

MM74C48N

更新时间: 2024-10-31 22:37:03
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 解码器驱动器逻辑集成电路光电二极管PC
页数 文件大小 规格书
6页 60K
描述
BCD-to-7 Segment Decoder

MM74C48N 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:DIP包装说明:0.300 INCH, PLASTIC, MS-001, DIP-16
针数:16Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.73Samacsys Confidence:3
Samacsys Status:ReleasedSamacsys PartID:859938
Samacsys Pin Count:16Samacsys Part Category:Integrated Circuit
Samacsys Package Category:Dual-In-Line PackagesSamacsys Footprint Name:CD4060BCN-1
Samacsys Released Date:2020-01-29 07:25:58Is Samacsys:N
系列:CMOS输入调节:STANDARD
JESD-30 代码:R-PDIP-T16长度:19.305 mm
逻辑集成电路类型:SEVEN SEGMENT DECODER/DRIVER功能数量:1
端子数量:16最高工作温度:125 °C
最低工作温度:-55 °C输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:DIP
封装等效代码:DIP16,.3封装形状:RECTANGULAR
封装形式:IN-LINE峰值回流温度(摄氏度):NOT SPECIFIED
电源:3/15 V传播延迟(tpd):1500 ns
认证状态:Not Qualified座面最大高度:5.08 mm
子类别:Decoder/Drivers最大供电电压 (Vsup):15 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):5 V
表面贴装:NO技术:CMOS
温度等级:MILITARY端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:7.62 mm
Base Number Matches:1

MM74C48N 数据手册

 浏览型号MM74C48N的Datasheet PDF文件第2页浏览型号MM74C48N的Datasheet PDF文件第3页浏览型号MM74C48N的Datasheet PDF文件第4页浏览型号MM74C48N的Datasheet PDF文件第5页浏览型号MM74C48N的Datasheet PDF文件第6页 
October 1987  
Revised January 1999  
MM74C48  
BCD-to-7 Segment Decoder  
General Description  
Features  
The MM74C48 BCD-to-7 segment decoder is a monolithic  
complementary MOS (CMOS) integrated circuit con-  
structed with N- and P-channel enhancement transistors.  
Seven NAND gates and one driver are connected in pairs  
to make binary-coded decimal (BCD) data and its comple-  
ment available to the seven decoding AND-OR-INVERT  
gates. The remaining NAND gate and three input buffers  
provide test-blanking input/ripple-blanking output, and rip-  
ple-blanking inputs.  
Wide supply voltage range: 3.0V to 15V  
Guaranteed noise margin: 1.0V  
High noise immunity: 0.45 VCC (typ.)  
Low power TTL compatibility:  
fan out of 2 driving 74L  
High current sourcing output (up to 50 mA)  
Ripple blanking for leading or trailing zeros (optional)  
Lamp test provision  
Ordering Code:  
Order Number Package Number  
Package Description  
MM74C48N  
N16E  
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide  
Connection Diagrams  
Pin Assignments for DIP  
Segment Identification  
Numerical Designations  
and Resultant Displays  
Top View  
© 1999 Fairchild Semiconductor Corporation  
DS005883.prf  
www.fairchildsemi.com  

MM74C48N 替代型号

型号 品牌 替代类型 描述 数据表
MM74C42N FAIRCHILD

类似代替

BCD-to-Decimal Decoder
MM74C154N FAIRCHILD

功能相似

4-Line to 16-Line Decoder/Demultiplexer

与MM74C48N相关器件

型号 品牌 获取价格 描述 数据表
MM74C574MTC FAIRCHILD

获取价格

3-STATE Octal D-Type Edge-Triggered Flip-Flop
MM74C574MTCX FAIRCHILD

获取价格

Bus Driver, CMOS Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20, 4.40 MM, MO-153, TSSOP-
MM74C574N FAIRCHILD

获取价格

3-STATE Octal D-Type Edge-Triggered Flip-Flop
MM74C574SJ FAIRCHILD

获取价格

3-STATE Octal D-Type Edge-Triggered Flip-Flop
MM74C574SJX FAIRCHILD

获取价格

Bus Driver, CMOS Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20, 5.30 MM, EIAJ TYPE2, SO
MM74C574WM FAIRCHILD

获取价格

3-STATE Octal D-Type Edge-Triggered Flip-Flop
MM74C574WMX FAIRCHILD

获取价格

Bus Driver, CMOS Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20, 0.300 INCH, MS-013, SOI
MM74C73 FAIRCHILD

获取价格

Dual J-K Flip-Flops with Clear and Preset
MM74C73_04 FAIRCHILD

获取价格

Dual J-K Flip-Flops with Clear and Preset
MM74C73J TI

获取价格

IC CMOS SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP14,