5秒后页面跳转
MC10E451FN PDF预览

MC10E451FN

更新时间: 2024-11-17 22:58:07
品牌 Logo 应用领域
摩托罗拉 - MOTOROLA 时钟
页数 文件大小 规格书
4页 116K
描述
6-BIT D REGISTER DIFFERENTIAL DATA AND CLOCK

MC10E451FN 技术参数

生命周期:Transferred零件包装代码:QLCC
包装说明:QCCJ, LDCC28,.5SQ针数:28
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.17其他特性:WITH DIFFERENTIAL CLOCK
系列:10EJESD-30 代码:S-PQCC-J28
JESD-609代码:e0长度:11.505 mm
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:1100000000 Hz
位数:6功能数量:1
端子数量:28最高工作温度:85 °C
最低工作温度:输出特性:OPEN-EMITTER
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:QCCJ封装等效代码:LDCC28,.5SQ
封装形状:SQUARE封装形式:CHIP CARRIER
电源:-5.2 V最大电源电流(ICC):101 mA
传播延迟(tpd):0.85 ns认证状态:Not Qualified
座面最大高度:4.57 mm子类别:FF/Latches
表面贴装:YES技术:ECL
温度等级:OTHER端子面层:Tin/Lead (Sn/Pb)
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD触发器类型:POSITIVE EDGE
宽度:11.505 mm最小 fmax:1100 MHz
Base Number Matches:1

MC10E451FN 数据手册

 浏览型号MC10E451FN的Datasheet PDF文件第2页浏览型号MC10E451FN的Datasheet PDF文件第3页浏览型号MC10E451FN的Datasheet PDF文件第4页 
SEMICONDUCTOR TECHNICAL DATA  
The MC10E/100E451 contains six D-type flip-flops with single-ended  
outputs and differential data inputs. The common clock input is also  
differential. The registers are triggered by a positive transition of the  
positive clock (CLK) input.  
A HIGH on the Master Reset (MR) input resets all Q outputs to LOW.  
6-BIT D REGISTER  
DIFFERENTIAL  
DATA AND CLOCK  
The V  
output is intended for use as a reference voltage for  
BB  
single-ended reception of ECL signals to that device only. When using for  
this purpose, it is recommended that V  
0.01µF capacitor.  
is decoupled to V via a  
BB  
CC  
The differential input structures are clamped so that the inputs of  
unused registers can be left open without upsetting the bias network of  
the device. The clamping action will assert the D and the CLK sides of the  
inputs. Because of the edge triggered flip-flop nature of the device  
simultaneously opening both the clock and data inputs will result in an  
output which reaches an unidentified but valid state. Note that the input  
clamps only operate when both inputs fall to 2.5V below V  
.
CC  
Differential Inputs: Data and Clock  
V  
Output  
BB  
FN SUFFIX  
PLASTIC PACKAGE  
CASE 776-02  
1100MHz Min. Toggle Frequency  
Asynchronous Master Reset  
Extended 100E V  
Range of – 4.2V to – 5.46V  
75kInput Pulldown Resistors  
EE  
D
D
D
D
D
D
V
5
5
4
4
3
3
CCO  
LOGIC DIAGRAM  
25  
24  
23  
22  
21  
20  
19  
18  
CLK  
Q
Q
V
26  
D
D
5
0
0
Q
Q
Q
Q
D
R
0
1
2
3
17  
16  
V
27  
28  
BB  
4
D
D
CLK  
1
1
CC  
D
R
Pinout: 28-Lead PLCC  
15  
14  
13  
1
V
Q
EE  
3
(Top View)  
D
D
2
2
MR  
NC  
2
3
4
V
D
R
CCO  
Q
2
1
D
D
3
3
D
R
D
0
12  
Q
5
6
7
8
9
10  
11  
D
D
4
4
Q
D
R
D
0
D
D
D
D
V
Q
0
4
5
1
1
2
2
CCO  
* All V  
and V  
CCO  
pins are tied together on the die.  
CC  
PIN NAMES  
D
D
5
5
Pin  
Function  
Q
D
R
D
D
– D  
– D  
+Data Input  
– Data Input  
0
0
5
5
CLK  
CLK  
CLK  
CLK  
MR  
+Clock Input  
– Clock Input  
Master Reset Input  
MR  
V
BB  
– Q  
V
Output  
BB  
Data Outputs  
Q
0
5
V
BB  
12/93  
Motorola, Inc. 1996  
REV 2  

与MC10E451FN相关器件

型号 品牌 获取价格 描述 数据表
MC10E451FNG ONSEMI

获取价格

5V ECL 6−Bit D Register Differential Data and Clock
MC10E451FNR2 ONSEMI

获取价格

5V ECL 6−Bit D Register Differential Data and Clock
MC10E451FNR2G ONSEMI

获取价格

5V ECL 6−Bit D Register Differential Data and Clock
MC10E452 ONSEMI

获取价格

5-BIT DIFFERENTIAL REGISTER
MC10E452_06 ONSEMI

获取价格

5V ECL 5-Bit Differential Register
MC10E452FN ONSEMI

获取价格

5V ECL 5-Bit Differential Register
MC10E452FN MOTOROLA

获取价格

5-BIT DIFFERENTIAL REGISTER
MC10E452FNG ONSEMI

获取价格

5V ECL 5-Bit Differential Register
MC10E452FNR2 ONSEMI

获取价格

5V ECL 5-Bit Differential Register
MC10E452FNR2G ONSEMI

获取价格

5V ECL 5-Bit Differential Register