5秒后页面跳转
K4S51323PF-EF1L PDF预览

K4S51323PF-EF1L

更新时间: 2024-01-14 05:54:45
品牌 Logo 应用领域
三星 - SAMSUNG 时钟动态存储器内存集成电路
页数 文件大小 规格书
12页 142K
描述
Synchronous DRAM, 16MX32, 7ns, CMOS, PBGA90

K4S51323PF-EF1L 技术参数

是否Rohs认证: 符合生命周期:Active
Reach Compliance Code:compliant风险等级:5.75
最长访问时间:7 ns最大时钟频率 (fCLK):111 MHz
I/O 类型:COMMON交错的突发长度:1,2,4,8
JESD-30 代码:R-PBGA-B90内存密度:536870912 bit
内存集成电路类型:SYNCHRONOUS DRAM内存宽度:32
端子数量:90字数:16777216 words
字数代码:16000000最高工作温度:70 °C
最低工作温度:-25 °C组织:16MX32
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:FBGA封装等效代码:BGA90,9X15,32
封装形状:RECTANGULAR封装形式:GRID ARRAY, FINE PITCH
电源:1.8 V认证状态:Not Qualified
刷新周期:8192连续突发长度:1,2,4,8,FP
最大待机电流:0.0006 A子类别:DRAMs
最大压摆率:0.17 mA标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:OTHER端子形式:BALL
端子节距:0.8 mm端子位置:BOTTOM
Base Number Matches:1

K4S51323PF-EF1L 数据手册

 浏览型号K4S51323PF-EF1L的Datasheet PDF文件第2页浏览型号K4S51323PF-EF1L的Datasheet PDF文件第3页浏览型号K4S51323PF-EF1L的Datasheet PDF文件第4页浏览型号K4S51323PF-EF1L的Datasheet PDF文件第5页浏览型号K4S51323PF-EF1L的Datasheet PDF文件第6页浏览型号K4S51323PF-EF1L的Datasheet PDF文件第7页 
K4S51323PF-M(E)F  
Mobile-SDRAM  
4M x 32Bit x 4 Banks Mobile-SDRAM  
FEATURES  
GENERAL DESCRIPTION  
• 1.8V power supply.  
The K4S51323PF is 536,870,912 bits synchronous high data  
rate Dynamic RAM organized as 4 x 4,196,304 words by 32 bits,  
fabricated with SAMSUNG’s high performance CMOS technol-  
ogy. Synchronous design allows precise cycle control with the  
use of system clock and I/O transactions are possible on every  
clock cycle. Range of operating frequencies, programmable  
burst lengths and programmable latencies allow the same  
device to be useful for a variety of high bandwidth and high per-  
• LVCMOS compatible with multiplexed address.  
• Four banks operation.  
• MRS cycle with address key programs.  
-. CAS latency (1, 2 & 3).  
-. Burst length (1, 2, 4, 8 & Full page).  
-. Burst type (Sequential & Interleave).  
• EMRS cycle with address key programs.  
• All inputs are sampled at the positive going edge of the system formance memory system applications.  
clock.  
• Burst read single-bit write operation.  
• Special Function Support.  
-. PASR (Partial Array Self Refresh).  
-. Internal TCSR (Temperature Compensated Self Refresh)  
-. DS (Driver Strength)  
• DQM for masking.  
• Auto refresh.  
• 64ms refresh period (8K cycle).  
• Commercial Temperature Operation (-25°C ~ 70°C).  
• 2Chips DDP 90Balls FBGA( -MXXX -Pb, -EXXX -Pb Free).  
ORDERING INFORMATION  
Part No.  
Max Freq.  
Interface  
Package  
K4S51323PF-M(E)F75  
K4S51323PF-M(E)F90  
K4S51323PF-M(E)F1L  
133MHz(CL=3),83MHz(CL=2)  
111MHz(CL=3),83MHz(CL=2)  
90 FBGA Pb  
(Pb Free)  
LVCMOS  
111MHz(CL=3)*1,66MHz(CL2)  
- M(E)F : Low Power, Commercial Temperature(-25°C ~ 70°C)  
Notes :  
1. In case of 40MHz Frequency, CL1 can be supported.  
2. Samsung are not designed or manufactured for use in a device or system that is used under circumstance in which human life is  
potentially at stake. Please contact to the memory marketing team in samsung electronics when considering the use of a product  
contained herein for any specific purpose, such as medical, aerospace, nuclear, military, vehicular or undersea repeater use.  
Address configuration  
Organization  
Bank  
Row  
Column Address  
16Mx32  
BA0,BA1  
A0 - A12  
A0 - A8  
1
September 2004  

STM32F103C8T6 替代型号

型号 品牌 替代类型 描述 数据表

与K4S51323PF-EF1L相关器件

型号 品牌 描述 获取价格 数据表
K4S51323PF-EF750 SAMSUNG Synchronous DRAM, 16MX32, 6ns, CMOS, PBGA90, LEAD FREE, FBGA-90

获取价格

K4S51323PF-EF900 SAMSUNG Synchronous DRAM, 16MX32, 7ns, CMOS, PBGA90, LEAD FREE, FBGA-90

获取价格

K4S51323PF-MEF1L SAMSUNG 4M x 32Bit x 4 Banks Mobile-SDRAM

获取价格

K4S51323PF-MEF75 SAMSUNG 4M x 32Bit x 4 Banks Mobile-SDRAM

获取价格

K4S51323PF-MEF90 SAMSUNG 4M x 32Bit x 4 Banks Mobile-SDRAM

获取价格

K4S51323PF-MF1L SAMSUNG 4M x 32Bit x 4 Banks Mobile-SDRAM

获取价格