5秒后页面跳转
ISPLSI2128VE-135LB100 PDF预览

ISPLSI2128VE-135LB100

更新时间: 2024-11-20 22:18:27
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
19页 235K
描述
3.3V In-System Programmable SuperFAST⑩ High Density PLD

ISPLSI2128VE-135LB100 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:BGA包装说明:CABGA-100
针数:100Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.82其他特性:YES
最大时钟频率:100 MHz系统内可编程:YES
JESD-30 代码:S-PBGA-B100JESD-609代码:e0
JTAG BST:NO长度:10 mm
湿度敏感等级:3专用输入次数:4
I/O 线路数量:64宏单元数:128
端子数量:100最高工作温度:70 °C
最低工作温度:组织:4 DEDICATED INPUTS, 64 I/O
输出函数:MACROCELL封装主体材料:PLASTIC/EPOXY
封装代码:LFBGA封装等效代码:BGA100,10X10,32
封装形状:SQUARE封装形式:GRID ARRAY, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度):240电源:3.3 V
可编程逻辑类型:EE PLD传播延迟:10 ns
认证状态:Not Qualified座面最大高度:1.5 mm
子类别:Programmable Logic Devices最大供电电压:3.6 V
最小供电电压:3 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn63Pb37)
端子形式:BALL端子节距:0.8 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:30
宽度:10 mmBase Number Matches:1

ISPLSI2128VE-135LB100 数据手册

 浏览型号ISPLSI2128VE-135LB100的Datasheet PDF文件第2页浏览型号ISPLSI2128VE-135LB100的Datasheet PDF文件第3页浏览型号ISPLSI2128VE-135LB100的Datasheet PDF文件第4页浏览型号ISPLSI2128VE-135LB100的Datasheet PDF文件第5页浏览型号ISPLSI2128VE-135LB100的Datasheet PDF文件第6页浏览型号ISPLSI2128VE-135LB100的Datasheet PDF文件第7页 
®
ispLSI 2128VE  
3.3V In-System Programmable  
SuperFAST™ High Density PLD  
Features  
Functional Block Diagram*  
• SuperFAST HIGH DENSITY IN-SYSTEM  
PROGRAMMABLE LOGIC  
— 6000 PLD Gates  
Output Routing Pool (ORP)  
D7 D6  
D5  
D4  
Output Routing Pool (ORP)  
D2  
D1  
D0  
D3  
— 128 and 64 I/O Pin Versions, Eight Dedicated Inputs  
— 128 Registers  
A0  
A1  
C7  
C6  
— High Speed Global Interconnect  
— Wide Input Gating for Fast Counters, State  
Machines, Address Decoders, etc.  
— Small Logic Block Size for Random Logic  
— 100% Functional, JEDEC and Pinout Compatible  
with ispLSI 2128V Devices  
D
Q
Q
Q
Q
A2  
A3  
C5  
C4  
D
D
D
Logic  
Array  
A4  
A5  
C3  
C2  
GLB  
• 3.3V LOW VOLTAGE 2128 ARCHITECTURE  
— Interfaces with Standard 5V TTL Devices  
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
fmax = 250MHz Maximum Operating Frequency  
tpd = 4.0ns Propagation Delay  
A6  
A7  
C1  
C0  
Global Routing Pool (GRP)  
— Electrically Erasable and Reprogrammable  
— Non-Volatile  
B0  
B1  
B2  
B3  
B5  
B6  
B7  
B4  
Output Routing Pool (ORP)  
Output Routing Pool (ORP)  
— 100% Tested at Time of Manufacture  
— Unused Product Term Shutdown Saves Power  
0139A/2128VE  
*128 I/O Version Shown  
• IN-SYSTEM PROGRAMMABLE  
— 3.3V In-System Programmability (ISP™) Using  
Boundary Scan Test Access Port (TAP)  
Description  
The ispLSI 2128VE is a High Density Programmable  
Logic Device available in 128 and 64 I/O-pin versions.  
The device contains 128 Registers, eight Dedicated  
Input pins, three Dedicated Clock Input pins, two dedi-  
cated Global OE input pins and a Global Routing Pool  
(GRP). The GRP provides complete interconnectivity  
between all of these elements. The ispLSI 2128VE  
features in-system programmability through the Bound-  
ary Scan Test Access Port (TAP) and is 100% IEEE  
1149.1 Boundary Scan Testable. The ispLSI 2128VE  
offers non-volatile reprogrammability of the logic, as well  
as the interconnect to provide truly reconfigurable sys-  
tems.  
— Open-Drain Output Option for Flexible Bus Interface  
Capability, Allowing Easy Implementation of Wired-  
OR Bus Arbitration Logic  
— Increased Manufacturing Yields, Reduced Time-to-  
Market and Improved Product Quality  
— Reprogram Soldered Devices for Faster Prototyping  
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE  
• THE EASE OF USE AND FAST SYSTEM SPEED OF  
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS  
— Enhanced Pin Locking Capability  
— Three Dedicated Clock Input Pins  
— Synchronous and Asynchronous Clocks  
— Programmable Output Slew Rate Control  
— Flexible Pin Placement  
— Optimized Global Routing Pool Provides Global  
Interconnectivity  
The basic unit of logic on the ispLSI 2128VE device is the  
Generic Logic Block (GLB). The GLBs are labeled A0, A1  
.. D7 (see Figure 1). There are a total of 32 GLBs in the  
ispLSI 2128VE device. Each GLB is made up of four  
macrocells. Each GLB has 18 inputs, a programmable  
AND/OR/ExclusiveORarray, andfouroutputswhichcan  
be configured to be either combinatorial or registered.  
Inputs to the GLB come from the GRP and dedicated  
inputs. All of the GLB outputs are brought back into the  
GRP so that they can be connected to the inputs of any  
GLB on the device.  
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-  
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL  
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING  
— Superior Quality of Results  
— Tightly Integrated with Leading CAE Vendor Tools  
— Productivity Enhancing Timing Analyzer, Explore  
Tools, Timing Simulator and ispANALYZER™  
— PC and UNIX Platforms  
Copyright©2000LatticeSemiconductorCorp. Allbrandorproductnamesaretrademarksorregisteredtrademarksoftheirrespectiveholders. Thespecificationsandinformationhereinaresubject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
September 2000  
2128ve_08  
1

与ISPLSI2128VE-135LB100相关器件

型号 品牌 获取价格 描述 数据表
ISPLSI2128VE135LB100I LATTICE

获取价格

3.3V In-System Programmable SuperFAST⑩ High D
ISPLSI2128VE135LB208 LATTICE

获取价格

3.3V In-System Programmable SuperFAST⑩ High D
ISPLSI2128VE-135LB208 LATTICE

获取价格

3.3V In-System Programmable SuperFAST⑩ High D
ISPLSI2128VE135LB208I LATTICE

获取价格

3.3V In-System Programmable SuperFAST⑩ High D
ISPLSI2128VE135LBN208 LATTICE

获取价格

3.3V In-System Programmable SuperFAST⑩ High D
ISPLSI2128VE-135LBN208 LATTICE

获取价格

3.3V In-System Programmable SuperFAST™ High
ISPLSI2128VE135LBN208I LATTICE

获取价格

3.3V In-System Programmable SuperFAST⑩ High D
ISPLSI2128VE-135LBN208I LATTICE

获取价格

EE PLD, 10ns, 128-Cell, CMOS, PBGA208
ISPLSI2128VE135LQ160 LATTICE

获取价格

3.3V In-System Programmable SuperFAST⑩ High D
ISPLSI2128VE-135LQ160 LATTICE

获取价格

3.3V In-System Programmable SuperFAST⑩ High D