IDT7133SA/LA
IDT7143SA/LA
HIGH SPEED
2K X 16 DUAL-PORT
SRAM
Features
◆
◆
High-speed access
BUSY output flag on IDT7133; BUSY input on IDT7143
Fully asynchronous operation from either port
◆
◆
◆
◆
–
–
–
Military:25/35/45/55/70/90ns(max.)
Industrial:25/35/55ns(max.)
Commercial:20/25/35/45/55/70/90ns(max.)
Battery backup operation–2V data retention
TTL-compatible; single 5V (±10%) power supply
Available in 68-pin ceramic PGA, Flatpack, PLCC and 100-
pin TQFP
Military product compliant to MIL-PRF-38535 QML
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
◆
Low-power operation
–
IDT7133/43SA
◆
◆
Active:1150mW(typ.)
Standby: 5mW (typ.)
IDT7133/43LA
–
Active:1050mW(typ.)
Standby: 1mW (typ.)
Versatile control for write: separate write control for lower
and upper byte of each port
MASTER IDT7133 easily expands data bus width to 32 bits
or more using SLAVE IDT7143
On-chip port arbitration logic (IDT7133 only)
Description
◆
◆
◆
The IDT7133/7143 are high-speed 2K x 16 Dual-Port Static RAMs.
The IDT7133is designedtobe usedas a stand-alone 16-bitDual-Port
RAM or as a “MASTER” Dual-Port RAM together with the IDT7143
“SLAVE” Dual-Port in 32-bit-or-more word width systems. Using the
IDT MASTER/SLAVE Dual-Port RAM approach in 32-bit-or-wider
Functional Block Diagram
R/WRUB
CER
R/WLUB
CEL
R/WLLB
OEL
R/WRLB
OER
I/O8R - I/O15R
I/O0R - I/O7R
I/O8L - I/O15L
I/O0L - I/O7L
I/O
CONTROL
I/O
CONTROL
(1)
(1)
BUSYR
BUSYL
A10R
A10L
MEMORY
ARRAY
ADDRESS
DECODER
ADDRESS
DECODER
A0L
A0R
11
11
ARBITRATION
LOGIC
CER
CEL
(IDT7133 ONLY)
2746 drw 01
NOTE:
1. IDT7133 (MASTER): BUSY is open drain output and requires pull-up resistor.
IDT7143 (SLAVE): BUSY is input.
JUNE 2000
1
DSC 2746/11
©2000IntegratedDeviceTechnology,Inc.