HSP9520, HSP9521
Data Sheet
May 1999
File Number 2811.5
Multilevel Pipeline Registers
Features
These devices are multilevel pipeline registers implemented
using a low power CMOS process. They are pin for pin
compatible replacements for industry standard multilevel
pipeline registers such as the L29C520 and L29C521. The
HSP9520 and HSP5921 are direct replacements for the
AM29520 and AM29521 and WS59520 and WS59521.
• Four 8-Bit Registers
• Hold, Transfer and Load Instructions
• Single 4-Stage or Dual-2 Stage Pipelining
• All Register Contents Available at Output
• Fully TTL Compatible
They consist of four 8-bit registers which are dual ported.
They can be configured as a single four level pipeline or a
dual two level pipeline. A single 8-bit input is provided, and
the pipelining configuration is determined by the instruction
code input to the I0 and I1 inputs (see instruction control).
• Three-State Outputs
• High Speed, Low Power CMOS
Applications
The contents of any of the four registers is selectable at the
multiplexed outputs through the use of the S0 and S1
multiplexer control inputs (see register select. The output is 8
bits wide and is three-stated through the use of the OE input.
• Array Processor
• Digital Signal Processor
• A/D Buffer
• Telecommunication
• Byte Wide Shift Register
• Mainframe Computers
The HSP9520 and HSP9521 differ only in the way data is
loaded into and between the registers in dual two-level
operation. In the HSP9520 when data is loaded into the first
level the existing data in the first level is moved to the second
level. In the HSP9521 loading the first level simply causes
the current data to be overwritten. Transfer of data to the
second level is achieved using the single four level mode (I1,
I0 = ‘0’). This instruction also causes the first level to be
loaded. The HOLD instruction (I1, I0 = ‘1’) provides a means
of holding the contents of all registers.
Pinout
HSP9520, HSP9521 (SOIC, PDIP)
TOP VIEW
I0
I1
1
2
3
4
5
6
7
8
9
24 V
CC
23 S0
22 S1
21 Y0
20 Y1
19 Y2
18 Y3
17 Y4
16 Y5
15 Y6
14 Y7
13 OE
D0
D1
D2
D3
D4
D5
D6
Ordering Information
TEMP.
PKG.
NO.
o
PART NUMBER RANGE ( C)
PACKAGE
24 Ld PDIP
HSP9520CP
HSP9520CS
HSP9521CP
HSP9521CS
0 to 70
0 to 70
0 to 70
0 to 70
E24.3
24 Ld SOIC
24 Ld PDIP
24 Ld SOIC
M24.3
E24.3
M24.3
D7 10
CLK 11
GND 12
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207 | Copyright © Intersil Corporation 1999
1