5秒后页面跳转
HCF40103B PDF预览

HCF40103B

更新时间: 2024-11-03 22:56:59
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS 计数器
页数 文件大小 规格书
13页 272K
描述
8-STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTERS

HCF40103B 数据手册

 浏览型号HCF40103B的Datasheet PDF文件第2页浏览型号HCF40103B的Datasheet PDF文件第3页浏览型号HCF40103B的Datasheet PDF文件第4页浏览型号HCF40103B的Datasheet PDF文件第5页浏览型号HCF40103B的Datasheet PDF文件第6页浏览型号HCF40103B的Datasheet PDF文件第7页 
HCC/HCF40102B  
HCC/HCF40103B  
8-STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTERS  
40102B 2-DECADE BCD TYPE  
40103B 8-BIT BINARY TYPE  
.
SYNCHRONOUS  
PRESET  
MEDIUM-SPEED OPERATION : fCL = 3.6MHz  
(TYP.) @ VDD = 10V  
CASCADABLE  
QUIESCENT CURRENT SPECIFIED TO 20V  
FOR HCC DEVICE  
5V, 10V AND 15V PARAMETRIC RATINGS  
INPUT CURRENT OF100 nA AT 18V AND 25°C  
FOR HCC DEVICE  
100% TESTED FOR QUIESCENT CURRENT  
MEETS ALLREQUIREMENTS OF JEDECTEN-  
TATIVE STANDARD No. 13 A, ”STANDARD  
SPECIFICATIONS FOR DESCRIPTION OF ”B”  
SERIES CMOS DEVICES”  
OR  
ASYNCHRONOUS  
.
EY  
F
.
.
(Plastic Package)  
(Ceramic Package)  
.
.
.
.
C1  
(Chip Carrier)  
ORDER CODES :  
HCC401XXBF  
HCF401XXBEY  
HCF401XXBC1  
DESCRIPTION  
The HCC40102B, HCC40103B, (extended tempera-  
ture range) and the HCF40102B, HCF40103B (inter-  
mediate temperature range) are monolithic integrated  
circuits, available in 16-lead dual in-line plastic or ce-  
ramic package. The HCC/HCF40102B, and  
HCC/HCF40103B consist of an 8-stagesynchronous  
down counterwith asingle output whichisactivewhen  
the internal count is zero. The HCC/HCF40102B is  
configured as two cascaded 4-bit BCD counters, and  
the HCC/HCF40103B contains a single 8-bit binary  
counter. Each type has control inputsfor enabling or  
disabling the clock, for clearing the counter to its  
maximum count, and for presetting the counter  
either synchronously or asynchronously. All control  
inputs and the CARRY-OUT/ZERO-DETECT out-  
put are active-low logic. In normal operation, the  
counter is decremented by one count on each posi-  
tive transition of the CLOCK. Counting is inhibited  
when the CARRY-IN/COUNTER ENABLE (CI/CE)  
input is high. The CARRY-OUT/ZERO-DETEC  
(CO/ZD) output goes low when the count reaches  
zero if the CI/CE input is low, and remains low for  
one full clock period. When the SYNCHRONOUS  
PRESET-ENABLE (SPE) input is low, data at the  
JAM input is clocked into the counter on the next  
positive clock transitionregardless of the state of the  
CI/CE input. When the ASYNCHRONOUS  
PRESET-ENABLE (APE) input is low, data at the  
PIN CONNECTIONS  
June 1989  
1/13  

与HCF40103B相关器件

型号 品牌 获取价格 描述 数据表
HCF40103B_02 STMICROELECTRONICS

获取价格

8-STAGE PRESETTABLE SYNCHRONOUS 8 BIT BINARY DOWN COUNTERS
HCF40103BC1 ETC

获取价格

Synchronous Down Counter
HCF40103BEY STMICROELECTRONICS

获取价格

8-STAGE PRESETTABLE SYNCHRONOUS 8 BIT BINARY DOWN COUNTERS
HCF40103BF ETC

获取价格

Synchronous Down Counter
HCF40103BM1 STMICROELECTRONICS

获取价格

8-STAGE PRESETTABLE SYNCHRONOUS 8 BIT BINARY DOWN COUNTERS
HCF40103M013TR STMICROELECTRONICS

获取价格

8-STAGE PRESETTABLE SYNCHRONOUS 8 BIT BINARY DOWN COUNTERS
HCF40104 STMICROELECTRONICS

获取价格

4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTER
HCF40104B STMICROELECTRONICS

获取价格

4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTER
HCF40104BC1 STMICROELECTRONICS

获取价格

4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTER
HCF40104BE STMICROELECTRONICS

获取价格

IC,SHIFT REGISTER,CMOS,DIP,16PIN,PLASTIC